

# Department of Electronic and Telecommunication Engineering Faculty of Engineering University of Moratuwa, Sri Lanka

# **EN3030 Circuits and Systems Design**

### REPORT ON PROCESSOR DESIGN FOR IMAGE DOWN-SAMPLING

P.M.N.S. Bandara - 180066F

S.S. Hettiarachchi - 180237G

W.M.H.M. Wasala - 180675V

This is submitted as a partial fulfillment for the module

EN3030: Circuits and System Design

July 10, 2022

# **List of Figures**

| 1.1  | Generic Processor Diagram with crucial blocks and their inter-connections   | 1  |
|------|-----------------------------------------------------------------------------|----|
| 1.2  | Distortions presented by aliasing effect                                    | 3  |
| 2.1  | The developed algorithm for the custom processor for down-sampling an image | 6  |
| 3.1  | Data path                                                                   | 10 |
| 3.2  | Micro-instructions and the control signals                                  | 16 |
| 3.3  | State machine                                                               | 17 |
| 4.1  | 16-bit register                                                             | 22 |
| 4.2  | Address Register                                                            | 23 |
| 4.3  | Program Counter                                                             | 24 |
| 4.4  | Instruction Register                                                        | 24 |
| 4.5  | Register Multiplexer                                                        | 25 |
| 4.6  | Clock Divider                                                               | 25 |
| 4.7  | Arithmetic and Logic unit                                                   | 26 |
| 4.8  | Control Unit                                                                | 27 |
| 4.9  | Bits of write enable signal                                                 | 28 |
| 4.10 | Bits of increment enable signal                                             | 28 |
| 4.11 | Processor                                                                   | 29 |
| 4.12 | DATA RAM                                                                    | 30 |
| 4.13 | Instruction ROM                                                             | 30 |
| 1 11 | IIART Transmitter                                                           | 31 |

| 4.15 | UART Receiver                                                                                                                                                                                                                           | 31 |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 4.16 | UART                                                                                                                                                                                                                                    | 32 |
| 4.17 | DATA RAM Input select                                                                                                                                                                                                                   | 33 |
| 4.18 | DATA RAM Output select                                                                                                                                                                                                                  | 33 |
| 4.19 | RTL view of TOP module                                                                                                                                                                                                                  | 35 |
| 4.20 | RTL view of Processor                                                                                                                                                                                                                   | 36 |
| 5.1  | ISA Simulation based on MATLAB implementation                                                                                                                                                                                           | 27 |
| 3.1  | 15A Simulation based on MATLAB implementation                                                                                                                                                                                           | 31 |
| 5.2  | Simulation results for SUB                                                                                                                                                                                                              | 38 |
| 5.3  | Simulation results for SUB and LSHIFT1                                                                                                                                                                                                  | 39 |
| 5.4  | ModelSim-based processor simulation results for addition: Here, 6 and 5 are set as input and the correct output 11 is obtained through the processor (i.e. ALU)                                                                         | 40 |
| 5.5  | ModelSim-based processor simulation results for addition: Here, 2 and 4 are set as input and the correct output 0 is obtained through the processor                                                                                     | 40 |
| 6.1  | Visual results from the developed custom processor                                                                                                                                                                                      | 41 |
| 6.2  | Error analysis between the output image from custom simulated processor vs the MATLAB <i>imresize</i> function results - MATLAB implementation. The SSD error between the simulated processor and the algorithm is observed to be zero. | 42 |

# **Contents**

| 1 | Intr | oduction                                          | 1  |
|---|------|---------------------------------------------------|----|
|   | 1.1  | Problem Statement                                 | 2  |
|   | 1.2  | Addressing the problem                            | 2  |
|   |      | 1.2.1 Storing the input data in the memory        | 2  |
|   |      | 1.2.2 Filtering and down sampling the image       | 2  |
|   |      | 1.2.3 Storing the input data in the memory        | 3  |
|   |      | 1.2.4 Implemented Approach                        | 3  |
| 2 | Algo | orithm Development                                | 4  |
|   | 2.1  | Introduction to algorithm development             | 4  |
|   |      | 2.1.1 Filtering algorithm                         | 4  |
|   |      | 2.1.2 Down-sampling algorithm                     | 5  |
|   | 2.2  | Integrated Algorithm in a Pseudo Code             | 6  |
| 3 | Inst | ruction Set Architecture                          | 8  |
|   | 3.1  | Requirements for the Instruction Set Architecture | 8  |
|   | 3.2  | General Architecture                              | 9  |
|   | 3.3  | Set of Instructions                               | 9  |
|   | 3.4  | Instruction Cycle                                 | 9  |
|   |      | 3.4.1 Fetch                                       | 11 |
|   |      | 3.4.2 Decode                                      | 12 |
|   |      | 3.4.3 Execute                                     | 12 |

|   | 3.5   | Assembly code                                     | 15 |
|---|-------|---------------------------------------------------|----|
| 4 | RTL   | Modules                                           | 22 |
|   | 4.1   | 16-bit register with increment                    | 22 |
|   | 4.2   | Address Register                                  | 23 |
|   | 4.3   | Program Counter                                   | 23 |
|   | 4.4   | Instruction Register                              | 24 |
|   | 4.5   | Register Multiplexer                              | 25 |
|   | 4.6   | Clock Divider                                     | 25 |
|   | 4.7   | Arithmetic and Logic unit                         | 26 |
|   | 4.8   | Control Unit                                      | 27 |
|   | 4.9   | Processor                                         | 28 |
|   | 4.10  | DATA RAM                                          | 29 |
|   | 4.11  | Instruction ROM                                   | 30 |
|   | 4.12  | UART Transmitter                                  | 30 |
|   | 4.13  | UART Receiver                                     | 31 |
|   | 4.14  | UART                                              | 32 |
|   | 4.15  | DATA RAM Input select                             | 33 |
|   | 4.16  | DATA RAM Output select                            | 33 |
|   | 4.17  | TOP module                                        | 34 |
|   |       |                                                   |    |
| 5 | Prin  | ciples of Operation and Simulation-based Testings | 37 |
|   | 5.1   | Simulation of Instruction Set Architecture        | 37 |
|   | 5.2   | Simulation of Processor                           | 37 |
|   |       | 5.2.1 Simulation of the ALU                       | 38 |
|   |       | 5.2.2 Processor simulation using ModelSim         | 39 |
| 6 | Rocu  | ults Verification Procedure                       | 41 |
| v | TYCOU | nd termenon i i vecunic                           | 41 |

|   | 6.1  | Result   | s Verification                        | 41 |
|---|------|----------|---------------------------------------|----|
|   | 6.2  | Error A  | Analysis                              | 41 |
| 7 | Disc | cussion, | Acknowledgements and Bibliography     | 43 |
| 8 | App  | endix    |                                       | 44 |
|   | 8.1  | MATL     | AB Codes                              | 44 |
|   |      | 8.1.1    | Intruction Set Architecture Simulator | 44 |
|   |      | 8.1.2    | Algorithm                             | 49 |
|   |      | 8.1.3    | Communication, Results & Error        | 49 |
|   | 8.2  | Verilog  | g Code                                | 51 |
|   |      | 8.2.1    | ALU                                   | 51 |
|   |      | 8.2.2    | AR                                    | 52 |
|   |      | 8.2.3    | Clock Divider                         | 52 |
|   |      | 8.2.4    | Control Unit                          | 53 |
|   |      | 8.2.5    | Data RAM                              | 58 |
|   |      | 8.2.6    | Data RAM in select                    | 58 |
|   |      | 8.2.7    | Data RAM out select                   | 59 |
|   |      | 8.2.8    | Instruction ROM                       | 59 |
|   |      | 8.2.9    | IR                                    | 61 |
|   |      | 8.2.10   | PC                                    | 62 |
|   |      | 8.2.11   | Processor                             | 62 |
|   |      | 8.2.12   | 16 bit Register                       | 64 |
|   |      | 8.2.13   | Register Mux                          | 65 |
|   |      | 8.2.14   | Top Module                            | 65 |
|   |      | 8.2.15   | UART Rx                               | 66 |
|   |      | 8.2.16   | UART Tx                               | 68 |
|   |      | 8.2.17   | UART                                  | 70 |

| 8.3 | Test-be | ench codes         | 72 |
|-----|---------|--------------------|----|
|     | 8.3.1   | ALU_tb             | 72 |
|     | 8.3.2   | AR_tb              | 72 |
|     | 8.3.3   | Clock_Divider_tb   | 73 |
|     | 8.3.4   | Control_Unit_tb    | 73 |
|     | 8.3.5   | DRAM_in_select_tb  | 74 |
|     | 8.3.6   | DRAM_out_select_tb | 74 |
|     | 8.3.7   | DRAM_tb            | 75 |
|     | 8.3.8   | Instruction_Rom_tb | 75 |
|     | 8.3.9   | IR_tb              | 75 |
|     | 8.3.10  | PC_tb              | 76 |
|     | 8.3.11  | Processor_tb       | 76 |
|     | 8.3.12  | 16_bit_register_tb | 77 |
|     | 8.3.13  | Register_Mux_tb    | 77 |
|     | 8.3.14  | Top_Module_tb      | 78 |
|     | 8.3.15  | UART_tb            | 79 |

# **Chapter 1**

# Introduction

Many of complex electronic devices contain a central processing unit (CPU) like computers have. All the functions specified in the instructions such as arithmetic, logical, control and input/output operations are performed in this CPU. CPU can be divided two parts as Processing unit and Control Unit. All of the functionalities of the program are implemented by the central processing unit according to the defined instructions. Central processing unit is consisting with several microprocessors and they are capable of implementing functions. During the function implementations, microprocessors stored intermediate data in registers. As mentioned previously, microprocessors are extremely important for modern world applications. Electronic devices such as mobile phones, televisions and other smart devices contain microprocessors and there is value creating opportunity due to processor performance. High performed and fast microprocessors are high in price. Therefore, for modern technology devices has given a high priority for processors.



Figure 1.1: Generic Processor Diagram with crucial blocks and their inter-connections

#### 1.1 Problem Statement

The main objective of this project is designing a custom microprocessor to down-sample an image of m x m pixels which is given as an input by a factor of n and displaying the output after down-sampling. (Due to resource limitations and COVID-19 situation proposed project has been limited to ISA designing and Vivado-based implementation.)

Therefore, it is concluded to specify the following parameters for the implementation.

• The input image size:  $(256 \times 256)$ 

• The input image type: Gray-scale

• The down-sampling factor: 2

# 1.2 Addressing the problem

For approaching the solution we can divide the whole process to several parts such as input data storing in the memory, filtering the image, downsampling the image and displaying the downsampled image.

#### 1.2.1 Storing the input data in the memory

For the communication procedure, serial communication can be used to feed the input image to the FPGA board from the computer. For that UART receiver is implemented using Verilog hardware description language to receive one byte at a time. Since 8-bit images are used to down-sample, UART receiver can receive a one pixel value at a time. Since  $256 \times 256$  pixel images are used, 65536 pixel values should be stored in the memory. For storing the m x m pixel values DRAM should be implemented along with the UART receiver.

#### 1.2.2 Filtering and down sampling the image

Even though it could be simply possible to down-sample the input image by 2, through selecting or manipulating a pixel value from a square of 4 pixels from the input image, the output down-sampled image through this method does not preserve the satisfactory details of the original image, thus, introduce *aliasing*. Therefore, in order to reduce the effect from aliasing, it is needed to low-pass filter the image first to filter the high frequency components, and then pass the image for down-sampling.

This detailed procedure for the whole procedure will be discussed under the algorithm development chapter.



Figure 1.2: Distortions presented by aliasing effect

#### 1.2.3 Storing the input data in the memory

In here output image should be send to the computer. Therefore, UART transmitter should be implemented in a FPGA board. (This part is also remained as we cannot use FPGA boards in current situation).

#### 1.2.4 Implemented Approach

We approached to the required design as follows.

- 1. Designing the algorithm filtering before pixel
- 2. Simulation of the algorithm using MATLAB
- 3. Determining the Specifications of the Processor such as number of registers, memory requirements, number of buses etc.
- 4. Designing the ISA
- 5. Translating the algorithm into an assembly code using the defined instructions.
- 6. Testing and Verifying the algorithm
- 7. Implementation of the modules in Verilog
- 8. Simulation of the modules using Verilog
- 9. Final simulation and verification

# **Chapter 2**

# **Algorithm Development**

#### 2.1 Introduction to algorithm development

#### 2.1.1 Filtering algorithm

Even though the down-sampling procedure reduces the number of pixels in an image, it is required to ensure that all the essential information within the original image is preserved in the down-sampled output image as well. However, spurious high-frequency components in the original image introduce undesired aliasing effects in the down-sampled output image and thus, the general practice, in order to reduce the image's high frequency components, is to convolve the original image with a Gaussian function before resampling since the Gaussian function is a low-pass filter. Furthermore, no ringing effects would be present in the filtered output image since Gaussian blurs do not comprise sharp edges.

The one-dimensional (1D) Gaussian function is defined as follows:

$$G(x) = \frac{1}{\sqrt{2\pi\sigma^2}} \times e^{-\frac{x^2}{2\sigma^2}}$$
 (2.1)

where x is the distance from the defined origin in the defined axis and  $\sigma$  is the standard deviation of the applied Gaussian distribution. This 1D function could be extended to two-dimensions (2D) as a two such Gaussian functions, one in each dimension, thus manipulates:

$$G(x,y) = \frac{1}{\sqrt{2\pi\sigma^2}} \times e^{-\frac{(x+y)^2}{2\sigma^2}}$$
 (2.2)

where typically *x* is the distance from the origin on the horizontal axis and *y* is the distance from the origin on the vertical axis.

The Gaussian function is implemented as a kernel of size  $3 \times 3$  as presented below, where the location of the center pixel is considered as (0,0) and the standard deviation of the Gaussian function is 1.

| 0.0585 | 0.0965 | 0.0585 |
|--------|--------|--------|
| 0.0965 | 0.1592 | 0.0965 |
| 0.0585 | 0.0965 | 0.0585 |

As observed above, the weight of each element in the kernel is inversely proportional to the distance from the center element. However, since floating point arithmetic is not expected to deploy in the proposed processor, an approximation for the Gaussian kernel weights is determined through discretization as below:

| 1 | 2 | 1 |
|---|---|---|
| 2 | 4 | 2 |
| 1 | 2 | 1 |

Even though the introduced discretization is vital to reduce the computational cost of the filter operations, in contrast, it adds a considerate error in terms of the final output. Further, since the conversion of Gaussian continuous values to discrete values results in the sum of all kernel weights being different than 1, the final output image would be darkened or brightened. This effect could be eradicated by normalizing all kernel weights through dividing them by the sum of all weights, i.e. here by 16.

In the convolution operation, the original image I(x,y) of size  $(h \times w)$  is convolved with the Gaussian mask G(x,y) through computing the sum of products along the image and the Gaussian matrix as presented in the following equation.

$$f(x,y) = \sum_{i=0}^{h-1} \sum_{j=0}^{w-1} G(i,j)I(x-i,y-j)$$
 (2.3)

#### 2.1.2 Down-sampling algorithm

However, since the Gaussian kernel presented above is symmetric in both x and y dimensions, the equation for convolution in 2.3 could be simplified such that the four pixels in a square in the original image are mapped into one pixel in the down-sampled image. In contrast to the generic procedure where the Gaussian kernel is placed on the original image in a manner in which the centre value of the kernel is aligned with the pixel in the image that needs to be filtered. The sum of products with respect to kernel values and the image pixel values are then calculated and eventually, the sum is divided by 16 to normalize the pixel value in the down-sampled image.

Therefore, the symmetry of the Gaussian kernel leads to reduce the computational cost of the down-sampling operation through a lesser number of pixel selection for executing the convolution. The pixels are identified to be essential for generating same results after filtering which are to be put in the down-sampled image.

- 1. Along a row in the original image, one pixel is skipped after filtering before pixel
- 2. A complete row is skipped after filtering with the before row

In mathematical terms, this could be introduced as:

$$I_{DS} = I(x|x \mod 2 = 0; y|y \mod 2 = 0)$$
 (2.4)

Thus, after the combination of low-pass filtering and down-sampling into one simplified computation, the following graphical representation in figure 2.1, for  $8 \times 8$  image, could be introduced as the computational step for the designed processor.



Figure 2.1: The developed algorithm for the custom processor for down-sampling an image

# 2.2 Integrated Algorithm in a Pseudo Code

Here, we expect to store the processed pixel values in the same memory in which the original image was stored (i.e.  $256 \times 256 = 65536$  slots of bytes) through a replacement mechanism. Therefore, the overwriting the same pixel memory locations of the original image is executed with a re-ordering mechanism. Here, the re-ordering mechanism is introduced to facilitate the downs-sampled image storing and the replacement is specifically executed by placing the pixels of down-sampled image from  $0^{th}$  index slot in order.

Therefore, the MATLAB-based pseudo code for the finalized algorithm for down-sampling a  $256 \times 256$  image by a factor of 2 could be introduced as follows:

```
im;
Value=0;
m=1;
for j=2:2:254
   for i=2:2:254
       Value=0;
       K=256*(j-1)+(i-1)+1;
       Value=Value + double(im(K));
       Value=Value + double(im(K+1)*2);
       Value=Value + double(im(K+2));
       Value=Value + double(im(K+2+254)*2);
       Value=Value + double(im(K+2+254+1)*4);
       Value=Value + double(im(K+2+254+2)*2);
       Value=Value + double(im(K+2+254+2+254));
       Value=Value + double(im(K+2+254+2+254+1)*2);
       Value=Value + double(im(K+2+254+2+254+2));
       Value=Value/16;
       im(m) = Value;
       m=m+1;
   end
end
```

# **Chapter 3**

# **Instruction Set Architecture**

## 3.1 Requirements for the Instruction Set Architecture

In accordance with the pseudo code presented in section 2.2, the following variables are to remembered where the algorithm is being executed.

- 1. Pow number of the current pixel
- 2. Column number of the current pixel
- 3. Kernel position while convolving
- 4. Convolutional sum while convolving
- 5. Position of the Data Ram to store the processing pixel

Thus, five general purpose registers are needed to store the above values. In addition, the designed processor is expected to execute the following arithmetic operations, thus, arithmetic and logic unit must support there operations.

- 1. Addition
- 2. Substraction: for conditional statements
- 3. Passing the same value
- 4. Multiplication: by 2 & 4
- 5. Division: by 16
- 6. Reset
- 7. Increment
- 8. Decrement

#### 3.2 General Architecture

The project requires the implementation of a unique processor to down-sample a  $256 \times 256$  image by a factor of two. Following is the processor's architecture, which was created based on the demands of the task and algorithm.

#### • Memory

- Data Memory The image can be stored in 65536 memory places with an 8 bit width in data memory.
- Instruction Memory To hold the instructions, memory has 256 memory addresses that are each 8 bits wide.

#### Registers

- Accumulator (AC) The AC register, which has direct access to the ALU, is used to read and write data. The AC register has 16 bits.
- Program Counter (PC) The address of the next instruction to be executed is stored in the 16-bit PC register.
- Address Register (AR) The next bit of data to be fetched or stored in data memory is kept at the address stored in the 16-bit AR register.
- Instruction Register (IR) The instruction read from the instruction memory is stored in the 8-bit IR register.
- R, R1, R2, R3, R4, R5 Six 16 bit General Purpose Registers (with increment flag)
- ALU The ALU performs arithmetic and logical processes. In this architecture, the ALU executes 10 operations.
- Control Unit The control unit decodes the instructions and generates control signals to execute them accordingly.

#### 3.3 Set of Instructions

The table 4.3 presents 33 instructions, in which width of each instruction is 8-bit.

# 3.4 Instruction Cycle

Instruction cycle is consisted of the following three stages:

- Fetch
- Decode
- Execution



Figure 3.1.0 Data path

Table 3.1: Set of instructions developed for the task

| Instruction Code | Operation                        |
|------------------|----------------------------------|
| NOP              | No operation                     |
| CLAC             | $AC \leftarrow 0$                |
| STAC             | $DRAM[AR] \leftarrow AC$         |
| LDAC             | $AC \leftarrow DRAM[AR]$         |
| INCAC            | $AC \leftarrow AC + 1$           |
| DECAC            | $AC \leftarrow AC - 1$           |
| MVACR            | $R \leftarrow AC$                |
| MVACR1           | $R1 \leftarrow AC$               |
| MVACR2           | $R2 \leftarrow AC$               |
| MVACR3           | $R3 \leftarrow AC$               |
| MVACR4           | $R4 \leftarrow AC$               |
| MVACR5           | $R5 \leftarrow AC$               |
| MVACAR           | $AR \leftarrow AC$               |
| MOVR             | $AC \leftarrow R$                |
| MOVR1            | $AC \leftarrow R1$               |
| MOVR2            | $AC \leftarrow R2$               |
| MOVR3            | $AC \leftarrow R3$               |
| MOVR4            | $AC \leftarrow R4$               |
| MOVR5            | $AC \leftarrow R5$               |
| INCR1            | $R1 \leftarrow R1 + 1$           |
| INCR2            | $R2 \leftarrow R2 + 1$           |
| INCR3            | $R3 \leftarrow R3 + 1$           |
| INCR4            | $R4 \leftarrow R4 + 1$           |
| INCR5            | $R5 \leftarrow R5 + 1$           |
| MUL2             | $AC \leftarrow AC * 2$           |
| MUL4             | $AC \leftarrow AC * 4$           |
| DIV16            | $AC \leftarrow AC/16$            |
| ADD              | $AC \leftarrow AC + R$           |
| SUB              | $AC \leftarrow AC - R$           |
| JPNZ "M"         | If $Z = 0$ , GO TO INSTRUCTION M |
| ADDM "M"         | $AC \leftarrow AC + M$           |
| END              | $FINISH \leftarrow HIGH$         |

#### **3.4.1** Fetch

The current address in the PC points to the address of the next instruction which is to be fetched. This instruction is fetched from the instruction ROM to IR such that the end of each FETCH cycle, the value in

PC is incremented by one, thus, representing the next instruction which is to be fetched. Hence, this stage is a two-step state machine.

 $FETCH1: IR \leftarrow IROM[PC]$ 

*FETCH2*:  $PC \leftarrow PC + 1$ 

#### **3.4.2 Decode**

Since the processor is expected to differentiate the instructions which are being fetched to invoke the correct execution cycle, the instruction register directs the fetched instruction to the control store such that the output of the control store is the corresponding control signal. Further, if the instruction is only consisted of one state, the next FETCH cycle is initiated.

#### **3.4.3** Execute

**NOP** No operation is performed within this operation. This is typically utilized when a waiting cycle is needed in order to have a set of processed data available at an end point.

**CLAC** AC is cleared through assigning zero to it. Here, zero flag is indicated and afterwards, the FETCH cycle is triggered.

*CLAC*:  $AC \leftarrow 0$ 

**STAC** The data in AC is loaded to the corresponding memory address which is previously stored in the AR.

 $STAC: M[AR] \leftarrow AC$ 

**LDAC** In this three-clock cycle long operation, the data in the DRAM is read and loaded to AC with reference to the location pointed by the current address in AR. Afterwards, the next FETCH cycle is commenced.

LDAC1: MEMORY READ

LDAC2: MEMORY READ

 $LDAC3: AC \leftarrow M[AR]$ 

**DECAC** This operation is to decrement AC by one and if the value of AC after this operation is zero, then Z = 0 flag is issued, otherwise, Z = 1 displayed. Afterwards, the next FETCH cycle is commenced.

DECAC:  $AC \leftarrow AC - 1$ ; IF(AC == 0) THEN Z = 0 ELSE Z = 1

**MVACX where X**  $\in$  {R1,R2,R3,R4,R5,AR} This crucial operation is to move the value in AC to the specified register as per the naming of the instruction and the next FETCH cycle is commenced after the executed single state instruction which are stated below.

$$MVACR: R \leftarrow AC$$

$$MVACR1: R1 \leftarrow AC$$

$$MVACR2: R2 \leftarrow AC$$

$$MVACR3: R3 \leftarrow AC$$

$$MVACR4: R4 \leftarrow AC$$

$$MVACR5: R5 \leftarrow AC$$

$$MVACAR: AR \leftarrow AC$$

MOVX where  $X \in \{R,R1,R2,R3,R4,R5\}$  This operation is to move the value in the specified register to AC as per the identified name of the instruction and the next FETCH cycle is commenced after the executed single state instruction which are stated below.

$$MOVR: AC \leftarrow R$$

$$MOVR1: AC \leftarrow R1$$

$$MOVR2: AC \leftarrow R2$$

$$MOVR3: AC \leftarrow R3$$

$$MOVR4: ACR4 \leftarrow R4$$

$$MOVR5: ACR5 \leftarrow R5$$

**INCX where**  $X \in \{R1,R2,R3,R4,R5,AC\}$  This operation is to increment the value in the specified register (i.e. as per the identified name of the instruction) by one and the next FETCH cycle is commenced after the execution of these single state instructions which are stated below.

*INCR*1: 
$$R1 \leftarrow R1 + 1$$

*INCR2*: 
$$R2 \leftarrow R2 + 1$$

*INCR*3: 
$$R3 \leftarrow R3 + 1$$

*INCR*4: 
$$R4 \leftarrow R4 + 1$$

*INCR5*: 
$$R5 \leftarrow R5 + 1$$

*INCAC*: 
$$AC \leftarrow AC + 1$$

**MUL2 and MUL4** MUL2 is to multiply by 2, which is equivalent to shifting the value (in AC) to the left by 1 digit in binary format, where MUL4 is to multiply by 4 which is the binary equivalent of shifting the value (in AC) to the left by 2 digits. The next FETCH cycle is commenced after the execution of these single state instructions.

$$MUL2: AC \leftarrow AC << 1$$

$$MUL4: AC \leftarrow AC << 2$$

**DIV16** This operation is to divide by 16 which is equivalent to shifting the value (in AC) to the right by 4 digits in binary format. The next FETCH cycle is commenced after the execution of this single state instruction.

*DIV*16: 
$$AC \leftarrow AC >> 4$$

**ADD and SUB** These operations are to add the value in the specified register to the current value in AC and then, load to AC itself. The next FETCH cycle is commenced after the execution of these single state instructions.

$$ADD$$
:  $C = A + B$ 

$$SUB: C = A - B$$
;  $IF(AC == 0)$  THEN  $Z = 0$  ELSE  $Z = 1$ 

**JUMPNZ** This operation is to check the zero flag and if Z = 0 (i.e. AC is zero), then PC is incremented by one without any jump occurring. If Z = 1, then the three states which are similar to that of JUMP instruction proceeds. afterwards, the next FETCH cycle is commenced at the branched location.

$$JUMPNZ1: NEXT\_INS = JUMPNZY1 IF(Z == 1) ELSE JUMPNZN1$$

$$JUMPNZY1: IR \leftarrow IROM[PC], FETCH$$

$$JUMPNZY2: IR \leftarrow IROM[PC], FETCH$$

$$JUMPNZY3: PC \leftarrow IROM[PC]$$

*JUMPNZN1*: 
$$PC \leftarrow PC + 1$$

**ADDM** This operation is to add the value in the specified register to the current value in AC and then load to AC itself. The next FETCH cycle is commenced after the execution of this instruction.

$$ADDM1: IR \leftarrow IROM[PC], FETCH$$

$$ADDM2: R \leftarrow IROM[PC]$$

$$ADDM3: AC \leftarrow AC + R$$

#### END This operation is to indicate finishing the computation and set the finish flag to HIGH

 $END: FINISH \leftarrow HIGH$ 

# 3.5 Assembly code

- 1. CLAC
- 2. MVACR
- 3. MVACR1
- 4. MVACR2
- 5. MVACR3
- 6. MVACR4
- 7. MVACR5
- 8. INCR1
- 9. INCR2
- 10. CLAC
- 11. MVACR4
- 12. MOVR1
- 13. DECAC
- 14. MUL4
- 15. MUL4
- 16. MUL4
- 17. MUL4
- 18. MVACR
- 19. MOVR2
- 20. DECAC
- 21. ADD
- 22. MVACR3
- 23. MVACAR
- 24. LDAC
- 25. MVACR

|             |                  |    |    |    | C Bus Enable | nable |    |    |   |    |    | Incre | Increment Enable | nable |    |    |   | Men | Memory Signals | gnals |        |                |
|-------------|------------------|----|----|----|--------------|-------|----|----|---|----|----|-------|------------------|-------|----|----|---|-----|----------------|-------|--------|----------------|
| instruction | ALU<br>Operation | Эd | яА | ВS | R4           | ВЗ    | ZЯ | ВТ | Я | DΑ | Dd | SA    | R4               | ЕЯ    | ZA | гы | Я | DΑ  | M/8            | нэтээ | HSINIH | read<br>Enable |
| NOP         | PASSA            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  |    | 0     |                  |       | 0  | 0  |   |     |                | 0     | 0      | 0001           |
| CLAC        | RESET            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0000           |
| LDAC1       | PASSB            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0000           |
| LDAC2       | PASSB            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0000           |
| LDAC3       | PASSB            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0000           |
| DECAC       | DEC              | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| MVACR       | PASSB            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 1 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| MVACR1      | PASSB            | 0  | 0  | 0  | 0            | 0     | 0  | 1  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| MVACR2      | PASSB            | 0  | 0  | 0  | 0            | 0     | 1  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| MVACR3      | PASSB            | 0  | 0  | 0  | 0            | 1     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| MVACR4      | PASSB            | 0  | 0  | 0  | 1            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| MVACR5      | PASSB            | 0  | 0  | 1  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| MVACAR      | PASSB            | 0  | 1  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| MOVR        | PASSB            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0011           |
| MOVR1       | PASSB            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0100           |
| MOVR2       | PASSB            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0101           |
| MOVR3       | PASSB            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0110           |
| MOVR4       | PASSB            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0111           |
| MOVR5       | PASSB            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 1000           |
| INCR1       | PASSA            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 1  | 0 | 0   | 0              | 0     | 0      | 0001           |
| INCR2       | PASSA            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 1  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| INCR3       | PASSA            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 1     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| INCAC       | PASSA            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 1   | 0              | 0     | 0      | 0001           |
| INCR5       | PASSA            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 1     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| STAC        | PASSA            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 1              | 0     | 0      | 0001           |
| MUL2        | LSHIFT1          | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| MUL4        | LSHIFT2          | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| DIV16       | RSHIFT4          | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| ADD         | ADD              | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| SUB         | SUB              | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0001           |
| JUMPNZ1     | DEC              | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0000           |
| JUMPNZY1    | PASSA            | 1  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 1     | 0      | 0000           |
| JUMPNZY2    | PASSA            | 1  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 1     | 0      | 0000           |
| JUMPNZY3    | PASSA            | 1  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 1001           |
| JUMPNZN1    | PASSA            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 1  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0000           |
| ADDM1       | PASSB            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 1 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 1     | 0      | 0000           |
| ADDM2       | PASSB            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 1 | 0  | 1  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 1001           |
| ADDM3       | ADD              | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 1  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 0      | 0011           |
| END         | PASSA            | 0  | 0  | 0  | 0            | 0     | 0  | 0  | 0 | 0  | 0  | 0     | 0                | 0     | 0  | 0  | 0 | 0   | 0              | 0     | 1      | 0001           |



Figure 3.3: State machine

- 26. MOVR4
- 27. ADD
- 28. MVACR4
- 29. INCR3
- 30. MOVR3
- 31. MVACAR
- 32. LDAC
- 33. MUL2
- 34. MVACR
- 35. MOVR4
- 36. ADD
- 37. MVACR4
- 38. INCR3
- 39. MOVR3
- 40. MVACAR
- 41. LDAC
- 42. MVACR
- 43. MOVR4
- 44. ADD
- 45. MVACR4
- 46. MOVR3
- 47. ADDM
- 48. "254"
- 49. MVACAR
- 50. LDAC
- 51. MUL2
- 52. MVACR
- 53. MOVR4
- 54. ADD

- 55. MVACR4
- 56. INCR3
- 57. MOVR3
- 58. MVACAR
- 59. LDAC23
- 60. MUL4
- 61. MVACR
- 62. MOVR4
- 63. ADD
- 64. MVACR4
- 65. INCR3
- 66. MOVR3
- 67. MVACAR
- 68. LDAC
- 69. MUL2
- 70. MVACR
- 71. MOVR4
- 72. ADD
- 73. MVACR4
- 74. MOVR3
- 75. ADDM
- 76. "254"
- 77. MVACAR
- 78. LDAC
- 79. MVACR
- 80. MOVR4
- 81. ADD
- 82. MVACR4
- 83. INCR3

- 84. MOVR3
- 85. MVACAR
- 86. LDAC
- 87. MUL2
- 88. MVACR
- 89. MOVR4
- 90. ADD
- 91. MVACR4
- 92. INCR3
- 93. MOVR3
- 94. MVACAR
- 95. LDAC
- 96. MVACR
- 97. MOVR4
- 98. ADD
- 99. DIV16
- 100. MVACR4
- 101. MOVR5
- 102. MVACAR
- 103. MOVR4
- 104. STAC24
- 105. INCR2
- 106. INCR2
- 107. INCR5
- 108. MOVR2
- 109. MVACR
- 110. CLAC
- 111. ADDM
- 112. "253"

- 113. SUB
- 114. JPNZ
- 115. "10"
- 116. CLAC
- 117. MVACR2
- 118. INCR2
- 119. INCR1
- 120. INCR1
- 121. MOVR1
- 122. MVACR
- 123. CLAC
- 124. ADDM
- 125. "253"
- 126. SUB
- 127. JPNZ
- 128. "10"
- 129. END
- 130. NOP

# **Chapter 4**

# **RTL Modules**

## 4.1 16-bit register with increment



Figure 4.1: 16-bit register

This module is utilized to instantiate registers, and then those registers are intended to store intermediate 16-bit values while processing is being executed. The module consists of an increment flag that could increase the stored value in the register by 1.

The following represents the functions of the input and output ports of the module.

- load: Data is written to the register only if the load is given as 1
- inc: If the value of the register is needed to increment, this input should be 1
- clk: Data loading and increment are performed on the positive edge of the clock. This gives the generated clock as input
- data\_in: Data, which is needed to be written in the register, should be given to this port
- data\_out: The current value in the register is always available through this port

This module is designed to have seven instances in the processor, which are:

- AC: Accumulator
- R: General purpose register

- R1: General purpose register
- R2: General purpose register
- R3: General purpose register
- R4: General purpose register
- R5: General purpose register

#### 4.2 Address Register



Figure 4.2: Address Register

Purpose of the register is containing the address of the data need to be loaded from the Data Ram or the address that need to be stored to the Data Ram.

The following represents the functions of the input and output ports of the module.

- load: When input is equal to one, address is written to the register.
- clk: This inputs the generated clock since address is loaded on clock.
- data\_in: These inputs the 16-bit address to be written in the register.
- data\_out: The 16 -bit address in the register is available through this output.

# 4.3 Program Counter

Program counter contains the next address of the instruction to be fetched in the instruction ROM. As this module contain a increment flag this increment can be done without an ALU operations.

The following represents the functions of the input and output ports of the module.

- load: When input is equal to one, address is written to the register.
- inc: When increment flag is one, PC is incremented by 1.
- clk: This inputs the generated clock since address is loaded and incremented on clock.
- data\_in: These inputs the 8-bit address to be written in the register.
- data\_out: The address in the 8-bit register is available through this output.



Figure 4.3: Program Counter

# 4.4 Instruction Register



Figure 4.4: Instruction Register

Purpose of the register is storing the instructions fetched by the instruction ROM. Output of the instruction register connects with the control unit and given instructions are decoded in the control unit.

The following represents the functions of the input and output ports of the module.

- fetch: When input is equal to one, instruction is fetched.
- inc: When increment flag is one, PC is incremented by 1.
- clk: This inputs the generated clock to this clock driven register.
- i\_in: 8-bit data is given as input from the instruction ROM.
- i\_out: Output is connected to control unit and output instruction is decoded in the control unit.



Figure 4.5: Register Multiplexer

# 4.5 Register Multiplexer

ALU required A bus value and B bus value; A bus value is the Accumulator (AC) value. For B bus there are several values coming from different registers. Therefore, the main purpose of the register multiplexer is selecting one input from several input signals according to the control signal. Ten register outputs are connected to B bus, therefore 4-bit control signal is sufficient for controlling the input. 16-bit value comes out as the output.

#### 4.6 Clock Divider



Figure 4.6: Clock Divider

Clock divider can be used to obtain the reduced clock rate of original clock rate. Original clock rate of the board is 50 MHz When it is divided to a reduced clock some operations can be done with a sufficient time. Following module clock input is 50MHz and Clock output is 1MHz.

## 4.7 Arithmetic and Logic unit



Figure 4.7: Arithmetic and Logic unit

Arithmetic and Logic operations are implemented with ALU unit. ALU unit consists with two input signals (A bus and B bus), one control signal and two output signals (C bus and Z flag). A bus is a 16-bit bus and it is the output of the accumulator (AC). B bus is a 16-bit bus which can take one of register value (AC, PC, data memory, IR, R, R1, R2, R3, R4 and, R5) using register multiplexer. Op code is a bit control signal which is capable of controlling the ALU operations. C bus is 16-bit bus and it is connected to input of the AC, AR, R, R1, R2, R3, R4 and R5 registers. Z flag is used for conditional statements. When the arithmetic operation is subtraction, if the output is zero, z flag is 1 and if the output is non-zero, z flag is 0.

Table 4.1: ALU Operations

| ALU Operation | Operation  | Opcode |
|---------------|------------|--------|
| ADD           | C = A + B  | 0000   |
| SUB           | C = A - B  | 0001   |
| RESET         | C = 0      | 0010   |
| PASSA         | C = A      | 0011   |
| PASSB         | C = B      | 0100   |
| INC           | C = A + 1  | 0101   |
| DEC           | C = A - 1  | 0110   |
| LSHIFT1       | C = A * 2  | 0111   |
| LSHIFT2       | C = A * 4  | 1000   |
| RSHIFT4       | C = A / 16 | 1001   |



Figure 4.8: Control Unit

#### 4.8 Control Unit

The main objective of the control unit is decoding the instructions and sending control signals to relevant places to execute the instructions. Control unit consists of all the control signals of all the micro instructions. Instructions are received from instruction register as an input. Other inputs are clock and the Z flag. As mentioned previously z flags are used for conditional statements. After decoding the instructions following outputs are sent as control signals.

- ir\_enable: For fetching instructions instruction register should be received a control signal (HIGH state) as a input. This control signal is sent through the IR\_enable output. If the IR\_enable signal is HIGH IR can fetch the instructions.
- read\_enable: 4-bit control signal send as output from this port. This control decides the which register or the memory is accessible for the B bus (AC, PC, data memory, IR, R, R1, R2, R3, R4 and, R5). Following table shows the accessibility of the register for B bus according to the 4-bit control signal.

Table 4.2: ALU Operations

| alu_op  | Operation      |
|---------|----------------|
| ADD     | 0000           |
| SUB     | 0001           |
| RESET   | 0010           |
| PASSA   | 0011           |
| PASSB   | 0100           |
| INC     | C = A + 1 0101 |
| DEC     | 0110           |
| LSHIFT1 | 0111           |
| LSHIFT2 | 1000           |
| RSHIFT4 | 1001           |
|         |                |

• mem write: Output is connected to the data RAM. When the data RAM required to stored the data,

control signal coming through mem\_write should be HIGH.

- i\_in: 8-bit data is given as input from the instruction ROM.
- write\_enable: After ALU operation one output is connected to C bus. Through the C bus values can be stored in relevant registers. According to relevant 9-bit control signal respective registers can be written. Each bit goes to load input of their respective register.



Figure 4.9: Bits of write enable signal

- alu\_op: This output is sent to the Arithmetic Logic Unit for implementing ALU operation. In processor design we required 10 operations. Therfore, 4-bit control signal required for handling the ALU.
- inc\_enable:8-bit control signal is received as output from the control unit which decides the registers that should be incremented. Those eight bits are assigned for the above registers separately.



Figure 4.10: Bits of increment enable signal

• finish: When the all the processing parts of the processor is finished, data is ready to send to the computer with UART communication. Communication part is enabled when the finish signal becomes HIGH.

Table 4.3: Bit patterns of the select signal of Register multiplexer

| read_enable | B bus  |
|-------------|--------|
| 0000        | Memory |
| 0001        | AC     |
| 0010        | PC     |
| 0011        | R      |
| 0100        | R1     |
| 0101        | R2     |
| 0110        | R3     |
| 0111        | R4     |
| 1000        | R5     |
| 1001        | IR     |

#### 4.9 Processor

All the modules that have been mentioned previously included in the module (Except memory modules and the communication modules). This is consisted with four inputs and six outputs.



Figure 4.11: Processor

- clock: to input the generated clock
- enable: when the input value equals to one, it indicates the data communication with the computer is finished and processor is enabled for processing part.
- dram\_out: Output of the data RAM used as the input.
- irom\_out: The instructions come from the Instruction ROM gives as the input.
- address: The address of the data to be stored in data RAM or data to be read from the data RAM is given by this output.
- dram\_in: This outputs the data that needs to be written in the Data Ram after processing.
- finish: When the all the processing parts of the processor is finished, finish flag goes to 1.
- write: If the processed data needs to be written in the data RAM, write signal should be HIGH.
- acout: Current value of the AC (accumulator) is given by this. This gives the current value of the accumulator.
- inc: When increment flag is one, PC is incremented by 1.
- pc\_w: This gives the address of the next instruction to be fetched to the Instruction memory. register.

#### 4.10 DATA RAM

Data RAM module is used to store the original image and processed image. Original image is 256 X 256 pixels. Therfore required space for storing the data is 65536 memory locations. Pixel values are varying from 0-255; 8-bit is enough for represent a pixel value. Additional memory locations are not required for the processed image as processed image pixel values are saved in the relevant space of the original image. 16-bit address is required for represent 65536 memory locations.

- clock: Generated clock is given as input.
- write: When data need to be written write value should be 1 to enable the writing signal.
- data\_in: Gives the required data to be written in the Data memory as an input.
- address: Gives the address of the data memory used to store or read data.



Figure 4.12: DATA RAM

• data\_out: This outputs the value of the memory location given as address.

# 4.11 Instruction ROM



Figure 4.13: Instruction ROM

Instruction ROM module is used to store the instructions. Our designed assembly code contained 130 instructions. Therefore 256 memory locations are required and each memory locations can be represented with 8-bit memory address. Clock and address of the instruction to be fetched are given as the inputs. 8-bit instruction is available as output for given input address.

# 4.12 UART Transmitter

UART transmitter module is used to send 8-bit pixel values as serial data to the computer. Following inputs and outputs are included in this module.



Figure 4.14: UART Transmitter

- i\_Clock: to input generated clock.
- i\_Tx\_DV: When this flag is equal to one (HIGH), transmission is occurred.
- i\_Tx\_Byte: The 8-bit pixel value that requires to be sent.
- o\_Tx\_Active: This indicates that transmitter is busy while transmitting a pixel.
- o\_Tx\_Serial: Serial data goes through this output.
- o\_Tx\_Done: This indicates that transmission is done.

# 4.13 UART Receiver



Figure 4.15: UART Receiver

UART receiver module is used to obtain the serial data values from the computer and send them to the Data RAM. In here incoming serial data are grouped to one byte. Following inputs and outputs are included in this module.

- i\_clock: inputs generated clock.
- i\_Rx\_Serial: Inputs Serial data.
- i\_Rx\_reset: Reset the output value.

- o\_Rx\_DV: Indicates that receiving is done.
- o\_Rx\_Byte: Constructed byte using serial data.

# **4.14 UART**



Figure 4.16: UART

With the combination of UART receiver and UART transmitter modules this module has been built. Sending and receiving the pixel values are the main process of the UART module. Following inputs and outputs are included in this module.

The following represents the functions of the input and output ports of the module.

- fetch: When input is equal to one, instruction is fetched.
- inc: When increment flag is one, PC is incremented by 1.
- clk: This inputs the generated clock to this clock driven register.
- i\_in: 8-bit data is given as input from the instruction ROM.
- i\_out: Output is connected to control unit and output instruction is decoded in the control unit.
- clock: to input generated clock.
- i\_Serial: inputs serial data comes to the board from the computer.
- tx\_enable: Data transmission is occurred when the tx\_enable value is HIGH.
- dram\_out: Inputs required pixel values to be transmitted from the data RAM.
- rx\_finish: rx\_finish value is assigned as HIGH, when all the pixels are received from the computer. This signal can be used to start the processing part of the processor
- uart\_active: UART Transmitter or UART Receiver modules are in active mode when the uart\_active value is HIGH.
- o Serial: Processed image pixel values are sent as serial data in this output.
- dram\_in: constructed byte by UART Receiver is sent to the Data memory using this output.
- dram\_addr: Address of the data memory.

# 4.15 DATA RAM Input select



Figure 4.17: DATA RAM Input select

Data is received from two sources from UART communication (original image data comes from the computer) and from the processor (Processed image data after the down sampling procedure). data\_in, address and write inputs are required for data writing procedure of the data memory. select input is decides the source where the followed 3 inputs are coming from. If select=1 inputs are coming from the processor, if select=0 inputs are coming from the UART.

# 4.16 DATA RAM Output select



Figure 4.18: DATA RAM Output select

Data in the Data memory should have access for UART communication (To send processed image data to the computer) and for the processor (Original image data for the down sampling procedure). select input is decides the which one out of UART and processor get the output of the Data. If select=1 outputs are available for the UART communication, if select= 0 outputs are available for the processor.

# 4.17 TOP module

Combination of all main modules has been created the TOP module. Top module contains processor, clock divider, UART modules, memory modules and memory control modules. Following inputs and outputs are available in the TOP module.

- clock: Inputs original 50MHz clock of the board.
- serial\_in: Inputs serial data.
- transmit: transmit value becomes HIGH, when the transmission of
- down-sampled image is completed.
- serial\_out: outputs serial data.
- finish\_out: Processing part of the processor is finished, this becomes HIGH.
- ac\_w: Outputs the current value of the accumulator.



Figure 4.19: RTL view of TOP module



Figure 4.20: RTL view of Processor

# **Chapter 5**

# Principles of Operation and Simulation-based Testings

# 5.1 Simulation of Instruction Set Architecture

After the development of the Instruction Set Architecture and assembly code, initially, using MATLAB, the results were simulated and their satisfactory accuracy was confirmed. Figure 6.1 shows the input original image along with the output down-sampled image. The implementation is attached in the Appendix 8.1.1.





(b) Down-sampled image with size  $(128 \times 128)$ 

(a) Original input image with size  $(256 \times 256)$ 

Figure 5.1: ISA Simulation based on MATLAB implementation

# 5.2 Simulation of Processor

After each RTL module was implemented, we independently tested it using verilog testbenches. The Vivado simulator carried out the simulation. Vivado simulation results can be referred in case of recognizing whether instructions are synchronizing with the internal clock signal and no such faults. The information that follows explains how we executed the ALU simulation.

## 5.2.1 Simulation of the ALU

```
module ALU_tb();
2
       reg [15:0] a_bus;
       reg [15:0] b_bus;
3
4
       reg [3:0] op_code;
        wire [15:0] c_bus;
        wire z_flag;
       ALU dut(.a_bus(a_bus), .b_bus(b_bus), .c_bus(c_bus), .op_code(op_code), .z_flag(z_flag));
8
       initial begin
10
           a_bus = 16'd6; b_bus = 16'd6; op_code = 4'b0001;
11
12
           #100;
           a_bus = 16'd6; b_bus = 16'd5; op_code = 4'b0111;
13
14
           //a_bus = 16'd6; b_bus = 16'd5; op_code = 4'b1000;
15
16
           //a_bus = 16'd6; b_bus = 16'd5; op_code = 4'b1001;
17
           //#50;
18
19
       end
20
   endmodule //alu_TB
21
```

According to the ALU module's test bench, which is shown above, we first send an opcode to the ALU to perform the SUB instruction.

The value of the A bus is 6, and the value of the B bus is also 6. The result of subtracting 6 from 6 is 0. Therefore, once the operation is finished, the C bus value become zero. The z flag also changes to 1 at the same moment.



Figure 5.2: Simulation results for SUB

The LSHIFT1 instruction is sent to the ALU after the SUB operation has been completed in 100 time units.

```
LSHIFT1: c_bus = a_bus<<1;
```

The value of the A bus is set to 6, and the value of the B bus is set to 5. Shifting left 6 by 1 bit yields 12 as the outcome. As a result, once the procedure is finished, the C bus value is changed to 12. The previous operation has resulted in the z flag still being set to 1.



Figure 5.3: Simulation results for SUB and LSHIFT1

## 5.2.2 Processor simulation using ModelSim

The same module-wise simulations were carried upon Altera ModelSim simulator where RTL designs were synthesized using Quartus Prime 20.1 software. Apart from that, the complete pipeline of the processor in RTL design is also checked using ModelSim using the following procedure.

- To test the processor on addition operation, the following instruction ROM is developed.
  - 1. Rom[0] 8'd8
  - 2. Rom[1]: 8'd28
  - 3. Rom[2]: 8'd28
  - 4. Rom[3]: 8'd28
  - 5. Rom[4]: 8'd28
  - 6. Rom[5]: 8'd15
  - 7. Rom[6]: 8'd8
  - 8. Rom[7]: 8'd28
  - 9. Rom[8]: 8'd28
  - 10. Rom[9]: 8'd21
  - 11. Rom[10]: 8'd38
- ModelSim simulation results can be referred in case of recognizing whether instructions are synchronized and seemingly error-free.
- The following figure depicts the simulation results from ModelSim for the addition operation.
- Further, the development is extended to test another operation: AND with a replacement on ADD operation and the expected result is obtained through the implementation
- Therefore, it is concluded that the processor is behaving as its expectation and thus, has the potential to extend to the intended task with its own IROM.



Figure 5.4: ModelSim-based processor simulation results for addition: Here, 6 and 5 are set as input and the correct output 11 is obtained through the processor (i.e. ALU)



Figure 5.5: ModelSim-based processor simulation results for addition: Here, 2 and 4 are set as input and the correct output 0 is obtained through the processor

# Chapter 6

# **Results Verification Procedure**

# **6.1** Results Verification

The following figures visually represent the results through the processor implementation on the simulator platform for different image inputs. All input images are  $(256 \times 256)$  images while the output images from the processor are of size  $(128 \times 128)$ .



(a) Input image 01 with size  $(256 \times 256)$ 





(b) Input image 02 with size  $(256 \times 256)$ 



(c) Down-sampled image 01 with size  $(128 \times 128)$  (d) Down-sampled image 02 with size  $(128 \times 128)$ 

Figure 6.1: Visual results from the developed custom processor

# **6.2** Error Analysis

Here, the output down-sampled images through the simulated processor, the base algorithm on MATLAB and the inbuilt *imresize* method are analyzed and compared using the following error analysis matrices. The error analysis and evaluation is implemented on MATLAB.

• Sum of square differences (SSD): Here, the pixel-wise error is considered through the fashion in-

troduced in equation 6.1 where the intensity difference in each corresponding pixels are calculated, squared and then, summed.

$$SSD = \sum_{i=1}^{127} \sum_{j=1}^{127} (F[i,j] - M[i,j])^2$$
(6.1)

where *F* is the output down-sampled image from the simulated processor while *M* is the output down-sampled image from the MATLAB-based algorithm.

• Error pixel percentage (EPP): Here, the number of error pixels, the number of non-zero elements in error matrix (F - M), is divided by the total pixels as a percentage.

$$EPP = \frac{NEP}{TP} \times 100\% \tag{6.2}$$

where NEP is the number of error pixels and TP is the total pixels.

• Maximum pixel error: The maximum difference between two corresponding pixels. This can be obtained by getting the maximum element of the error matrix.

The following represents the results from error evaluation through above MATLAB implementations.

```
Sum of Square Differences: 4052710
Maximum Pixel Error: 255
```

Figure 6.2: Error analysis between the output image from custom simulated processor vs the MATLAB *imresize* function results - MATLAB implementation. The SSD error between the simulated processor and the algorithm is observed to be zero.

# **Chapter 7**

# Discussion, Acknowledgements and Bibliography

#### **Discussion**

- In the ISA implementation, we decided to use five general-purpose registers (except R) to save time for computations. Therefore Gaussian filtering and the down sampling procedures occur at the same time.
- Rather than using multiplexers to route the access to the Data RAM, a two-port RAM could be utilized for more convenient routing access.
- Rearranging the processed data is not required in the proposed implementation. Data can be sent from the moment the last needed Gaussian filtering is done.
- Due to the FPGA board limitation in terms of access, the final output had to be obtained using a Vivado/ModelSim simulations.
- The processor is capable only of down-sampling one image at a time. Also, the program should be reprogrammed if the user uses another image (256 X 256) or uses a different size image (recommended image size 256 X 256). This could be achieved if we could reset the CPU back to the initial states after the processing is complete.
- In the future, the processor will be enhanced to perform various other image processing tasks such as inversion, gradient finding if assembly codes are written properly for the given task.

**Acknowledgements** We would like to extend our sincere gratitude to **Dr. Jayathu Samarawickrama** who kindly guided us with his immense expertise in the field of processor design and implementation through the initial introduction to Verilog/SystemVerilog up-to complex processor design architectures.

## **Bibliography**

Lecture materials by Dr. Jayathu Samarawickrama

https://nandland.com/. (2022). Uart, serial port, rs-232 interface. https://nandland.com/uart-serial-port-module/

# **Chapter 8**

# **Appendix**

# 8.1 MATLAB Codes

## **8.1.1** Intruction Set Architecture Simulator

```
clear;
   close all;
   %Define all the used resgisters
   global L;
   global T;
   global C1;
   global C2;
   global C3;
10 global E;
11 global DRAM;
12 global AC;
13 global MAR;
14 global Z;
15 global IRAM;
   global i;
16
17
   L = 0; T = 0; C1 = 0;
18
   C2 = 0; C3 = 0; E = 0;
19
   AC = 0; MAR = 0; Z = 0;
21
22
   %Define the Data Memory
23
24
25 | %Load the image
26 | im = imread('ex2.jpg');
  im = rgb2gray(im);
28
  img = im;
29
30
   %Display the original image
31
32
   title('Original Image');
   imshow(im);
36 | im = imresize(im, 2);
```

```
im = double(im);
37
38
   %Cast the image to a 1D array
39
   DRAM = reshape(im',[1,512*512]);
40
41
   %Define the Instruction Memory
42
   43
44
   IRAM = {'CLAC'
45
46
   'MVACMAR'
   'MVACC2'
47
   'LDL'
48
   'MVACL'
49
   'INAC'
50
   'INAC'
51
   'MVACC1'
52
   'CLAC'
53
   'INAC'
54
   'MVACC3'
55
   'MVL'
56
   'DEAC'
57
   'MUL512'
58
   'DEAC'
59
   'DEAC'
60
   'MVACE'
61
   'CLAC'
62
   'MVACT'
63
   'MVC1'
64
   'SUBL'
65
   'DEAC'
66
67
   'MVACMAR'
   'LDAC'
68
   'ADDT'
69
   'MVACT'
70
   'MVC1'
71
   'SUBL'
72
   'MVACMAR'
73
   'LDAC'
74
   'MUL2'
75
   'ADDT'
76
   'MVACT'
77
   'MVC1'
78
   'SUBL'
79
   'INAC'
80
   'MVACMAR'
81
   'LDAC'
82
   'ADDT'
83
   'MVACT'
84
   'MVC1'
85
   'DEAC'
86
   'MVACMAR'
87
   'LDAC'
88
   'MUL2'
89
   'ADDT'
90
   'MVACT'
91
   'MVC1'
   'MVACMAR'
   'LDAC'
94
95 'MUL4'
```

```
'ADDT'
96
     'MVACT'
97
     'MVC1'
98
     'INAC'
99
100
     'MVACMAR'
     'LDAC'
101
     'MUL2'
102
     'ADDT'
103
     'MVACT'
104
     'MVC1'
105
     'ADDL'
106
     'DEAC'
107
     'MVACMAR'
108
     'LDAC'
109
     'ADDT'
110
     'MVACT'
111
     'MVC1'
112
113
     'ADDL'
     'MVACMAR'
114
     'LDAC'
115
     'MUL2'
116
     'ADDT'
117
     'MVACT'
118
     'MVC1'
119
120
     'ADDL'
     'INAC'
121
     'MVACMAR'
122
     'LDAC'
123
     'ADDT'
124
     'MVACT'
125
126
     'MVC3'
127
     'MVACMAR'
128
     'TVM'
     'DIV'
129
     'STAC'
130
     'MVC3'
131
     'INAC'
132
133
     'MVACC3'
     'MVC2'
134
     'INAC'
135
     'INAC'
136
     'MVACC2'
137
     'MVC1'
138
     'INAC'
139
     'INAC'
140
141
     'MVACC1'
     'MVC1'
142
     'SUBE'
143
     'JMPZ'
144
     'MVC2'
145
     'SUBL'
146
147
     'JMNZ'
     'MVC1'
148
     'ADDL'
149
     'INAC'
150
     'INAC'
151
152
     'MVACC1'
153
     'CLAC'
154
     'MVACC2'
```

```
'JUMP'
155
     'NOP'};
156
157
158
    %Execute the instructions
159
160
161
    i = 1;
162
    while true
163
        if strcmp(IRAM(i),'NOP') == 1
165
            break;
166
167
        assembler(IRAM(i));
168
        i = i + 1;
169
        %disp(C1)
170
171
    end
172
    %Display the downsampled image
173
174
175
    \mbox{\em KExtract} the image from M-array
176
    ds_{im} = DRAM(2:255*255+1);
177
    ds_{im} = reshape(ds_{im}, [255, 255]);
178
    ds_im = ds_im';
179
180
    ds_im = uint8(ds_im);
181
182
    figure;
183
    imshow(ds_im);
184
185
    %Operation using the MATLAB built-in function
186
    imNew = imresize(img, 0.5);
187
    imwrite(imNew, 'im04_downsampled.jpg');
188
    figure;
189
    imshow(imNew);
190
    function assembler(ins)
192
            global L;
193
            global T;
194
            global C1;
195
            global C2;
196
            global C3;
197
            global E;
198
            global DRAM;
199
            global AC;
200
            global MAR;
201
            global Z;
202
203
            global i;
            if strcmp(ins, 'CLAC') == 1
204
                AC = 0;
205
            elseif strcmp(ins,'LDL') == 1
206
                AC = 512;
207
             elseif strcmp(ins,'MVACMAR') == 1
208
                MAR = AC;
209
             elseif strcmp(ins,'MVACC1') == 1
210
                C1 = AC;
211
            elseif strcmp(ins,'MVACC2') == 1
212
                C2 = AC;
213
```

```
elseif strcmp(ins,'MVACC3') == 1
214
                C3 = AC;
215
            elseif strcmp(ins,'MVACL') == 1
216
217
                L = AC;
            elseif strcmp(ins,'MVACT') == 1
218
                T = AC;
219
            elseif strcmp(ins,'MVACE') == 1
220
221
                E = AC;
            elseif strcmp(ins,'LDAC') == 1
222
223
                AC = DRAM(MAR);
224
            elseif strcmp(ins,'INAC') == 1
                AC = AC + 1;
225
            elseif strcmp(ins,'DEAC') == 1
226
                AC = AC - 1;
227
            elseif strcmp(ins,'MVL') == 1
228
229
                AC = L;
            elseif strcmp(ins,'MVC1') == 1
230
                AC = C1;
231
            elseif strcmp(ins,'MVC2') == 1
232
                AC = C2;
233
            elseif strcmp(ins,'MVC3') == 1
234
                AC = C3;
235
236
            elseif strcmp(ins,'MVT') == 1
237
                AC = T;
            elseif strcmp(ins,'ADDT') == 1
238
                AC = AC + T;
239
            elseif strcmp(ins,'ADDL') == 1
240
                AC = AC + L;
241
            elseif strcmp(ins,'SUBL') == 1
242
                AC = AC - L;
243
                if (AC == 0)
244
                    Z = 1;
245
                else
246
                    Z = 0;
247
248
                end
249
            elseif strcmp(ins,'SUBE') == 1
250
                AC = AC - E;
                if (AC == 0)
251
                    Z = 1;
252
                else
253
                    Z = 0;
254
255
                end
            elseif strcmp(ins,'DIV') == 1
256
                AC = AC/16;
257
            elseif strcmp(ins,'MUL2') == 1
258
                AC = AC*2;
259
            elseif strcmp(ins,'MUL4') == 1
260
                AC = AC*4;
261
262
            elseif strcmp(ins,'MUL512') == 1
263
                AC = AC*512;
            elseif strcmp(ins,'STAC') == 1
264
                DRAM(MAR) = AC;
265
            elseif strcmp(ins,'JMPZ') == 1
266
                if Z == 1;
267
                    i = 111;
268
                end
269
            elseif strcmp(ins,'JMNZ') == 1
270
                if Z == 0
271
                    i = 17;
272
```

```
273 end
274 elseif strcmp(ins,'JUMP') == 1
275 i = 17;
276 end
277 end
```

## 8.1.2 Algorithm

```
clear all; close all;
2
   data_arry=imread('asd.bmp');
3
   data_arry=rgb2gray(data_arry);
   flat_d_arry=data_arry(:);
   im=double(flat_d_arry);
   Value=0;
   m=1;
   for j=1:2:254
10
11
       for i=1:2:254
           Value=0;
12
           K=256*(j-1)+(i-1)+1;
13
           Value=Value + double(im(K));
14
           Value=Value + double(im(K+1)*2);
15
           Value=Value + double(im(K+2));
16
           Value=Value + double(im(K+2+254)*2);
17
           Value=Value + double(im(K+2+254+1)*4);
18
           Value=Value + double(im(K+2+254+2)*2);
19
           Value=Value + double(im(K+2+254+2+254));
20
           Value=Value + double(im(K+2+254+2+254+1)*2);
21
           Value=Value + double(im(K+2+254+2+254+2));
           Value=Value/16;
           im(m) = Value;
24
           m=m+1;
25
       end
26
   end
27
28
   down_image=uint8(im);
29
   down_image=down_image(1:16129);
30
   down_image_algo=reshape(down_image,127,127);
31
32
   down_image_matlab = imresize(data_arry,[127,127]);
33
34
   figure;
35
   imshow(down_image_matlab);
36
37
   imwrite(down_image_matlab,'downsampled-imresize.jpg');
38
   figure;
39
   imshow(down_image_algo);
40
   imwrite(down_image_algo,'downsampled-matlab_algorithm.jpg');
```

# 8.1.3 Communication, Results & Error

```
clear all; close all;
  % Initial serial configuration
  port='COM14';
   delete(instrfind);
   s = serial(port);
   instrfind;
   s.InputBufferSize = 10000000;
   s.OutputBufferSize = 10000000;
   s.BaudRate = 38400;
   s.Timeout = 30;
11
12
   %flatten array for image
13
  im=imread('asd.bmp');
14
im=rgb2gray(im);
im=double(im)';
  im_flatten=im(:);
17
  im_flatten=uint8(im_flatten);
18
19
   %transmitting the image
20
   fopen(s);
21
   fwrite(s,im_flatten);
22
   fclose(s);
23
   % Initial serial configuration
25
   s = serial(port);
26
   s.InputBufferSize = 1000000;
27
   s.OutputBufferSize = 1000000;
   s.BaudRate = 38400;
29
  s.Timeout = 25;
31
  %receiving the image
32
  fopen(s);
33
  im_down=fread(s);
34
   fclose(s);
35
   im_down = uint8(im_down);
36
   im_down=im_down([1:16384]);
   down_sampled_fpga=reshape(im_down,128,128);
38
   down_sampled_fpga=down_sampled_fpga';
39
40
   figure;
41
   imshow(down_sampled_fpga);
   imwrite(down_sampled_fpga, 'downsampled-processor.jpg');
   fclose(s);
45
   data_arry=imread('asd.bmp');
46
   data_arry=rgb2gray(data_arry);
47
   downsampled_imresize = imresize(data_arry,[127,127]);
48
49
   figure;
   imshow(downsampled_imresize);
50
51
   data_arry=imread('asd.bmp');
52
   data_arry=rgb2gray(data_arry);
53
   flat_d_arry=data_arry(:);
54
   im=double(flat_d_arry);
55
   Value=0;
  m=1;
58
59 for j=2:2:254
```

```
for i=2:2:254
60
           Value=0;
61
           K=256*(j-1)+(i-1)+1;
63
           Value=Value + double(im(K));
           Value=Value + double(im(K+1)*2);
64
           Value=Value + double(im(K+2));
65
           Value=Value + double(im(K+2+254)*2);
66
           Value=Value + double(im(K+2+254+1)*4);
67
           Value=Value + double(im(K+2+254+2)*2);
68
69
           Value=Value + double(im(K+2+254+2+254));
70
           Value=Value + double(im(K+2+254+2+254+1)*2);
           Value=Value + double(im(K+2+254+2+254+2));
71
           Value=Value/16:
72
           im(m) = Value;
73
           m=m+1:
74
75
       end
   end
76
77
   downsampled_matlab_algo=uint8(im);
78
   downsampled_matlab_algo=downsampled_matlab_algo(1:16129);
79
   downsampled_algo=reshape(downsampled_matlab_algo,127,127);
80
81
82
   figure;
83
   imshow(downsampled_algo);
   imwrite(downsampled_algo,'downsampled-processor.jpg');
84
85
   error = abs(down_sampled_fpga-downsampled_algo);
86
   error = error(:);
87
   errorpixel =sum(abs(down_sampled_fpga-downsampled_algo)>0);
88
   errorSquared = error.^2;
   ssd = sum(errorSquared);
90
   sum_error=sum(errorpixel);
91
   error_per= sum_error*100/16129;
92
93
   disp("Sum of Square Differences : "+ssd);
94
95
   disp("Error Pixel Percentage : "+error_per+"%");
   disp("Maximum Pixel Error : "+max(error));
```

# 8.2 Verilog Code

#### 8.2.1 ALU

```
timescale 1ns / 1ps
    module ALU(
        input [15:0] a_bus,
input [15:0] b_bus,
3
4
        input [3:0] op_code,
        output reg [15:0] c_bus, output reg z_flag
6
        );
8
10
    parameter ADD = 4'b0000;
11
   parameter SUB = 4'b0001;
    parameter RESET = 4'b0010;
13
   parameter PASSA = 4'b0011;
   parameter PASSB = 4'b0100;
```

```
parameter INC = 4'b0101;
parameter DEC = 4'b0110;
17
     parameter LSHIFT1 = 4'b0111;
parameter LSHIFT2 = 4'b1000;
18
19
     parameter RSHIFT4 = 4'b1001;
20
21
22
     always@ (op_code or a_bus or b_bus)
23
     begin
          case(op_code)
24
          ADD: c_bus = a_bus + b_bus;
SUB: begin
25
26
27
               c_bus = a_bus - b_bus;
                z_flag=(c_bus==16'd0)?1'b1:1'b0;
28
29
                end
30
          RESET : c_bus = 8'b0;
31
32
          PASSA: c_bus = a_bus;
33
          PASSB: c_bus = b_bus;
          INC: c_bus = a_bus + 8'b1;

DEC: c_bus = a_bus - 8'b1;

LSHIFT1: c_bus = a_bus<<1;

LSHIFT2: c_bus = a_bus<<2;

RSHIFT4: c_bus = a_bus>>4;
34
35
36
37
38
39
           endcase
     end
40
     endmodule
```

## 8.2.2 AR

```
`timescale 1ns / 1ps
    module AR(
2
3
        input load,
4
        input clk,
input [15:0] data_in,
5
6
        output reg [15:0] data_out
7
8
9
    always @(posedge clk)
11
    begin
12
        if (load)
13
        begin
14
            data_out <= data_in;</pre>
15
16
        end
    end
17
18
   endmodule
```

#### 8.2.3 Clock Divider

```
`timescale 1ns / 1ps
1
   module clock_divider(
2
       input clock,
3
4
       input enable,
       input finish,
       output reg clk = 0
6
7
8
       integer count=0;
9
       always@(posedge clock)
10
11
           begin
               if (enable & !finish)
12
               begin
13
                  if(count==25)
14
15
                   begin
                       clk = !clk;
16
```

```
count=0;
17
                    end
18
19
                     else
20
                    begin
21
                        count=count+1;
                    end
22
                end
23
24
                else
25
                begin
                    clk = 0;
26
                end
27
            end
28
29
    endmodule
```

## 8.2.4 Control Unit

```
`timescale 1ns / 1ps
       module Control_Unit(
 2
               input i_clock,
 3
                input [7:0] instruction,
 4
               input z ,
output reg Mem_write ,
               output reg Mem_write,
output reg [R.enable,
output reg [3:0] read_enable,
output reg [8:0] write_enable,
output reg [3:0] alu_op,
output reg [7:0] inc_enable,
output reg finish
 7
 8
 9
10
11
12
13
14
               );
15
       reg [7:0] present ;
reg [7:0] next;
16
17
18
                              IDLE = 8'd0 ,
FETCH1 = 8'd1 ,
FETCH2 = 8'd2 ,
19
       parameter
20
21
                               NOP = 8'd3,
LDAC1 = 8'd4
LDAC2 = 8'd5
22
23
24
                                LDAC3 = 8'd45,
25
                               EDACS = 8'd45,

STAC = 8'd6,

MVACAR = 8'd7,

CLAC = 8'd8,

MOVR = 8'd9,

MOVR1 = 8'd10,

MOVR1 = 8'd10,
26
27
28
29
30
                                MOVR2 = 8'd11,
31
                                MOVR3 = 8'd12,
32
                                MOVR4 = 8'd13,
33
                               MOVR5 = 8'd14,
34
                               MVACR = 8'd15,

MVACR1 = 8'd16,

MVACR2 = 8'd17,

MVACR3 = 8'd18,
35
36
37
38
                               MVACR4 = 8'd19,
MVACR5 = 8'd20,
39
40
                               MVACR5 = 8'd20

ADD = 8'd21,

MUL2 = 8'd22,

MUL4 = 8'd23,

DIV16 = 8'd24,

INCR1 = 8'd25,

INCR2 = 8'd26,

INCR3 = 8'd27,

INCAC = 8'd28,

INCR5 = 8'd29
41
42
43
44
45
46
47
48
                               INCR5 = 8'd29,
DECAC = 8'd30,
49
50
                               JUMPNZ1 = 8'd31,

JUMPNZY1 = 8'd32,

JUMPNZY2 = 8'd33,
51
52
53
                                JUMPNZY3 = 8'd46,
54
                                JUMPNZN1 = 8'd34,
55
                               ADDM1 = 8'd35,
56
```

```
ADDM2 = 8'd36,
ADDM3 = 8'd37,
57
58
                   END = 8'd38,
59
                   SUB = 8'd39;
60
61
     always @(negedge i_clock)
    present =next;
62
63
64
65
     always @(present or z or instruction)
          case(present)
66
               default:
67
                   begin
68
                        read_enable<=4'b0:
69
                        write_enable<=16'b0;
70
                        alu_op<=3'b0;
71
                        inc_enable<=16'b0;
72
73
                        Mem_write<=1'b0;</pre>
74
                        finish<=0; next<=FETCH1;</pre>
75
                   end
               FETCH1:
76
77
                   begin
                        IR_enable<=1'b1 ;</pre>
78
                        79
80
81
                        alu_op<=4'b0011; next<=FÉTCH2;
82
83
               FETCH2:
84
85
                   begin
                        IR_enable<=1'b0;
write_enable<=9'b0;
inc_enable<=8'b10000000;</pre>
86
87
88
                        alu_op <= 3'b0;
89
90
                        next<=instruction[7:0];</pre>
                   end
91
               LDAC1:
92
93
                   begin
                        read_enable<=4'd0;
94
                        write_enable<=9'b0;
95
                        inc_enable<=8'b0;</pre>
96
                        alu_op<=4'd4;
Mem_write<=1'b0;
97
98
99
                        next<=LDAC2 ;
                   end
100
              LDAC2:
101
                   begin
102
                        read_enable <= 4'd0;
103
                        write_enable <= 9'b0;
104
                        inc_enable<=8'b0;
105
                        alu_op<=4'd4;
Mem_write<=1'b0; next<=LDAC3 ;</pre>
106
107
108
               LDAC3:
109
                   begin
110
                        read_enable <= 4'd0;
111
                        write_enable<=9'b00000001;
112
113
                        inc_enable<=8'b0;</pre>
                        alu_op<=4'd4;
Mem_write<=1'b0;</pre>
114
115
                        next<=FETCH1;
116
117
                   end
               STAC:
118
                   begin
119
                        read_enable<=4'd1;
120
                        write_enable <= 9'b0;
121
                        inc_enable<=8'b0;</pre>
122
                        alu_op<=4'd3;
Mem_write<=1'b1;</pre>
123
124
125
                        next<=FETCH1;
                   end
126
               CLAC:
127
                   {\tt begin}
128
                        write_enable <= 9 'b000000001;
129
                        inc_enable<=8'b000000000;
alu_op<=4'b0010;
next<=FETCH1;</pre>
130
131
132
133
                   end
               MOVR :
134
```

```
begin
135
                         read_enable<=4'd3;
136
                         write_enable<=9'b000000001;
137
138
                         inc_enable<=8'd0;
                         alu_op<=4'd4;
next<=FETCH1;</pre>
139
140
141
                    end
               MOVR1:
142
143
                    begin
                         read_enable<=4'd4;
write_enable<=9'b000000001;</pre>
144
145
                         inc_enable<=8'd0;</pre>
146
                         alu_op<=4'd4;
next<=FETCH1;</pre>
147
148
                    end
149
               MOVR2:
150
151
                    begin
                         read_enable<=4'd5;
write_enable<=9'b000000001;
152
153
                         inc_enable <= 8'd0;
154
                         alu_op<=4'd4;
next<=FETCH1;</pre>
155
156
157
158
               MOVR3:
                    begin
159
                         read_enable<=4'd6;
160
                         write_enable<=9'b000000001;
161
                         inc_enable<=8'd0 ;
alu_op<=4'd4;</pre>
162
163
                         next<=FETCH1;
164
                    end
165
               MOVR4:
166
167
                    begin
                         read_enable<=4'd7;
write_enable<=9'b000000001;
168
169
                         inc_enable<=8'd0;
170
                         alu_op<=4'd4; next<=FETCH1;
171
                    \quad \text{end} \quad
172
               MOVR5:
173
174
                    begin
                         read_enable<=4'd8;
175
                         write_enable <= 9'b000000001;
176
                         inc_enable <= 8'd0;
177
                         alu_op<=4'd4;
next<=FETCH1;
178
179
180
                    end
               MVACR:
181
182
                    begin
183
                         read_enable <= 4'd1;
184
                         write_enable <= 9'b000000010;
                         inc_enable <= 8'b0;
185
                         alu_op<=4'd4;
next<=FETCH1;
186
187
188
                    end
               MVACR1:
189
190
                    begin
                         read_enable <= 4'd1;
191
                         write_enable <= 9'b000000100;
192
                         inc_enable <= 8'b0;
193
194
                         alu_op<=4'd4;
                         next<=FETCH1;
195
                    end
196
               MVACR2:
197
198
                    begin
199
                         read_enable<=4'd1;</pre>
200
                         write_enable <= 9 'b000001000 ;
                         inc_enable <= 8'b0;
201
                         alu_op<=4'd4;
202
                         next<=FETCH1;
203
                    end
204
               MVACR3:
205
206
                    begin
                         read_enable<=4'd1;
write_enable<=9'b000010000 ;</pre>
207
208
                         inc_enable<=8'b0 ;</pre>
209
210
                         alu_op<=4'd4;
                         next<=FETCH1;
211
212
```

```
MVACR4:
213
214
                    begin
                        read_enable<=4'd1;
write_enable<=9'b000100000 ;</pre>
215
216
217
                         inc_enable<=8'b0 ;</pre>
                         alu_op<=4'd4;
218
                         next<=FETCH1;
219
                    end
220
               MVACR5:
221
222
                    begin
                        read_enable<=4'd1;
write_enable<=9'b001000000 ;</pre>
223
224
225
                         inc_enable <= 8'b0;
226
                         alu_op<=4'd4;
                         next<=FETCH1;
227
                    end
228
               ADD
229
                    begin
230
                        read_enable<=4'd3;
write_enable<=9'b000000001;</pre>
231
232
                        inc_enable<=8'b0;
alu_op<=4'd0;
next<=FETCH1;</pre>
233
234
235
236
                    end
               MUL2:
237
238
                    begin
                        read_enable<=4'd1;</pre>
239
                         write_enable<=9'b000000001;
240
                         inc_enable <= 8'b0;
241
                         alu_op<=4'd7;
242
243
                         next<=FETCH1;
                    end
244
               MUL4:
245
                    {\tt begin}
246
                         read_enable <= 4 'd1;
247
                         write_enable<=9'b000000001;
248
                        inc_enable<=8'b0;
alu_op<=4'd8;</pre>
249
250
                         next<=FETCH1;
251
252
                         end
               DIV16 :
253
254
                    begin
                        read_enable <= 4'd1;
255
                         write_enable<=9'b000000001;
256
                         inc_enable<=8'b0 ;</pre>
257
                        alu_op<=4'd9
next<=FETCH1
258
259
260
                    end
261
               INCR1:
262
                    begin
                         read_enable <= 4'd1;
263
                         write_enable <= 9'b0;
264
                         inc_enable<=8'b00000100 ;
alu_op<=4'd3; next<=FETCH1 ;
265
266
267
                    end
               INCR2:
268
                    begin
269
                         read_enable <= 4 'd1;
270
                         write_enable <= 9'b0;
271
272
                         inc_enable <= 8'b00001000;
                         alu_op<=4'd3;
273
                         next<=FETCH1;
274
                    end
275
               INCR3:
276
277
                    begin
278
                         read_enable<=4'd1;
279
                         write_enable <= 9 'b0;
280
                         inc_enable <= 8'b00010000;
                        next<=FETCH1;</pre>
281
                    end
282
               INCAC:
283
284
                    begin
                         read_enable <= 4'd1;
285
                         write_enable <= 9'b0;
286
                         inc_enable <= 8'b00000001;
287
288
                         alu_op<=4'd3
                         next<=FETCH1;
289
290
```

```
INCR5:
291
292
                   begin
293
                        read_enable <= 4'd1;
                        write_enable <= 9 'b0;
294
                        inc_enable <= 8'b01000000;
295
                        alu_op<=4'd3;
296
                        next<=FETCH1;
297
                   end
298
              DECAC:
299
                   begin
300
                        read_enable<=4'd1;
write_enable<=9'b000000001;
301
302
                        inc_enable<=8'b00000000;
303
                        alu_op<=4'd6;
304
                        next<=FETCH1 ;
305
                   end
306
               JUMPNZ1:
307
                   begin
308
                        read_enable<=4'b0;
309
                        write_enable <= 9 b0;
310
                        inc_enable<=8'b0;
311
312
                        alu_op<=4'd6;
                        if(z==1)
313
                            next<=JUMPNZY1 ;
314
                        else next<=JUMPNZN1 ;</pre>
315
                   end
316
               JUMPNZY1:
317
318
                   begin
                        read_enable<=4'b0 ;</pre>
319
                        IR_enable<=1'b1;
write_enable<=9'b100000000;</pre>
320
321
                        inc_enable<=8'b0 ;</pre>
322
                        alu_op<=4'd3;
next<=JUMPNZY2;</pre>
323
324
                   end
325
               JUMPNZY2:
326
327
                   begin
                        read_enable<=4'b0;
328
                        IR_enable<=1'b1;</pre>
329
                        write_enable<=9'b100000000;
330
                        inc_enable <= 8'b0;
331
                        alu_op<=4'd3;
next<=JUMPNZY3;
332
333
                   end
334
               JUMPNZY3:
335
336
                   begin
337
                        read_enable <= 4'd9;
                        IR_enable<=1'b0;</pre>
338
339
                        write_enable <= 9'b100000000;
                        inc_enable<=8'b0;</pre>
340
                        alu_op<=4'd3;
next<=FETCH1;
341
342
                   end
343
               JUMPNZN1:
344
345
                   begin
346
                        read_enable<=4'd0;
                        write_enable <= 9'd0;
347
                        inc_enable <= 8'b10000000;
348
                        alu_op<=4'd3;
next<=FETCH1;
349
350
                   end
351
               ADDM1:
352
353
                   begin
354
                        read_enable <= 4'd0;
355
                        write_enable <= 9'b0;
                        IR_enable<=1'b1;</pre>
356
                        inc_enable <= 8'b0;
357
                        alu_op<=4'd4;
next<=ADDM2;
358
359
                   end
360
              ADDM2:
361
362
                   begin
                        read_enable<=4'd9
363
                        write_enable <= 9'b000000010;
364
365
                        IR_enable<=1'b0;</pre>
                        inc_enable <= 8'b10000000;
366
                        alu_op<=4'd4;
next<=ADDM3;
367
368
```

```
end
ADDM3:
369
370
371
                     begin
372
                          read_enable<=4'd3;
                          write_enable <= 9'b000000001;
373
                          inc_enable <=8'b00000000;
374
                          alu_op<=4'd0;
next<=FETCH1;
375
376
                     end
377
                END:
378
379
                     begin
                          read_enable<=4'b1;
write_enable<=9'b0;</pre>
380
381
                          inc_enable<=8'b0;</pre>
382
                          alu_op<=4'd3;
383
                          finish<=1'b1;
384
                          next<=END;
385
                     end
386
                NOP:
387
388
                     begin
                          read_enable<=4'b1;
write_enable<=9'b0;</pre>
389
390
                          inc_enable<=8'b0;</pre>
391
392
                          alu_op<=4'd3;
                          next<=FETCH1;
393
                     end
394
                SUB:
395
396
                     begin
                          read_enable<=4'd3;
write_enable<=9'b000000001;</pre>
397
398
399
                          inc_enable<=8'b0 ;</pre>
                          alu_op<=4'd1;
next<=FETCH1;
400
401
                     end
402
                MVACAR:
403
                     begin
404
                          read_enable<=4'd1;
write_enable<=9'b010000000 ;</pre>
405
406
407
                          inc_enable<=8'b0;</pre>
408
                          alu_op<=4'd4;
                          next<=FETCH1;
409
                     end
410
           endcase
411
412
     endmodule
413
```

# 8.2.5 Data RAM

```
`timescale 1ns / 1ps
2
    module Data_Ram(
        input clock,
        input write,
input [7:0] data_in,
input [15:0] address,
4
5
7
        output reg [7:0] data_out
8
9
        reg [7:0] ram [65535:0];
10
        always @(posedge clock)
11
         begin
12
             if(write) ram[address] <= data_in;</pre>
13
14
             else data_out <= ram[address];</pre>
15
         end
    endmodule
```

## 8.2.6 Data RAM in select

```
`timescale 1ns / 1ps
2
    module DRam_in_select(
         input wire select,
        input wire [15:0] addr_uart,
input wire [15:0] addr_processor,
4
5
        input wire [7:0] uart,
        input wire [7:0] processor,
input wire wr_uart,
7
8
        input wire wr_processor,
output reg [15:0]dram_address,
9
10
        output reg [7:0] dram_in, output reg write
11
12
13
14
         always@(select or uart or processor)
15
16
        begin
             if(select) dram_in = processor;
17
              else dram_in = uart;
18
19
20
21
         always@(select or addr_uart or addr_processor)
22
        begin
             if(select) dram_address = addr_processor;
23
             else dram_address = addr_uart;
24
25
26
27
        always@(select or wr_uart or wr_processor)
28
        begin
             if(select) write = wr_processor;
else write = wr_uart;
29
30
        end
31
    endmodulle
32
```

## 8.2.7 Data RAM out select

```
`timescale 1ns / 1ps
    module DRam_out_select(
2
        input wire [7:0] DRam_out,
3
        input wire select,
output reg [7:0] processor,
output reg [7:0] uart
4
5
6
7
8
        always@ (select or DRam_out)
9
10
        begin
11
             if(select) uart = DRam_out;
             else processor = DRam_out;
12
        end
13
    endmodule
14
```

## 8.2.8 Instruction ROM

```
`timescale 1ns / 1ps
   module Instruction_Rom(
       input clock,
3
       input [7:0] address,
4
       output [7:0] i_out
5
       reg [7:0] rom[0:255];
8
       assign i_out = rom[address];
9
10
       initial
11
       begin
          rom[0] = 8'd8; //CLAC
12
           rom[1] = 8'd15; //MVACR
13
          rom[2] = 8'd16; // MVACR1
14
```

```
rom[3] = 8'd17; //MVACR2
rom[4] = 8'd18; //MVACR3
15
16
              rom[5] = 8'd19; //MVACR4
17
              rom[6] = 8'd20; //MVACR5
rom[7] = 8'd25; //INCR1
18
19
              rom[8] = 8'd26; //INCR2
rom[9] = 8'd8; //CLAC
20
21
              rom[10] = 8'd19; //MVACR4
22
              rom[11] = 8'd10; //MOVR1
23
              rom[12] = 8'd30; //DECAC
24
              rom[13] = 8'd23; //MUL4
25
              rom[14] = 8'd23; //MUL4
26
              rom[15] = 8'd23; //MUL4
27
              rom[16] = 8'd23; //MUL4
28
              rom[17] = 8'd15; //MVACR
29
              rom[18] = 8'd11; //MOVR2
30
              rom[19] = 8'd30; //DECAC
31
              rom[20] = 8'd21; //ADD
rom[21] = 8'd18; //MVACR3
32
33
              rom[22] = 8'd7; //MVACAR
34
              rom[23] = 8'd4; //LDAC
35
              rom[24] = 8'd15; //MVACR
36
              rom[25] = 8'd19; //MOVR4
37
              rom[26] = 8'd21; //ADD
rom[27] = 8'd19; //MVACR4
38
39
              rom[28] = 8'd27; //INCR3
40
              rom[29] = 8'd12; //MOVR3
rom[30] = 8'd7; //MVACAR
41
42
              rom[31] = 8'd4; //LDAC
43
44
              rom[32] = 8'd22; //MUL2
              rom[33] = 8'd15; //MVACR
45
              rom[34] = 8'd13; //MOVR4
46
47
              rom[35] = 8'd21; //ADD
              rom[36] = 8'd19; //MVACR4
48
              rom[37] = 8'd27; // INCR3
rom[38] = 8'd12; //MOVR3
49
50
              rom[39] = 8'd7; // MVACAR
51
              rom[40] = 8'd4; //LDAC
rom[41] = 8'd15; // MVACR
52
53
              rom[42] = 8'd13; //MOVR4
54
              rom[43] = 8'd21; // ADD
rom[44] = 8'd19; //MVACR4
55
56
              rom[45] = 8'd12; //MOVR3
rom[46] = 8'd35; //ADDM
57
58
              rom[47] = 8'd254; //"254"
59
              rom[48] = 8'd7; //MVACAR
rom[49] = 8'd4; //LDAC
60
61
              rom[50] = 8'd22; //MUL2
62
              rom[51] = 8'd15; //MVACR
63
              rom[52] = 8'd13; //MOVR4
64
              rom[53] = 8'd21; //ADD
65
              rom[54] = 8'd19; //MVACR4
rom[55] = 8'd27; //INCR3
66
67
              rom[56] = 8'd12; //MOVR3
68
              rom[57] = 8'd7; //MVACAR
rom[58] = 8'd4; //LDAC
69
70
              rom[59] = 8'd22; //MUL4
71
              rom[60] = 8'd15; //MVACR
rom[61] = 8'd13; //MOVR4
72
73
              rom[62] = 8'd21; //ADD
74
              rom[63] = 8'd19; //MVACR4
rom[64] = 8'd27; //INCR3
75
76
              rom[65] = 8'd12; //MOVR3
rom[66] = 8'd7; //MVACAR
77
78
79
              rom[67] = 8'd4; //LDAC
              rom[68] = 8'd22; //MUL2
rom[69] = 8'd15; //MVACR
80
81
              rom[70] = 8'd13; //MOVR4
82
              rom[71] = 8'd21; //ADD
rom[72] = 8'd19; //MVACR4
83
84
85
              rom[73] = 8'd12; //MOVR3
              rom[74] = 8'd35; //ADDM
rom[75] = 8'd254; //"254"
86
87
              rom[76] = 8'd7; //MVACAR
```

```
rom[77] = 8'd4; //LDAC
rom[78] = 8'd15; //MVACR
89
90
                 rom[79] = 8'd13; //MOVR4
91
                 rom[80] = 8'd21; //ADD
rom[81] = 8'd19; //MVACR4
92
93
                rom[82] = 8'd27; //INCR3
rom[83] = 8'd12; //MOVR3
rom[84] = 8'd7; //MVACAR
94
95
96
                 rom[85] = 8'd4; //LDAC
97
                 rom[86] = 8'd22; //MUL2
rom[87] = 8'd15; //MVACR
98
99
                 rom[88] = 8'd13; //MOVR4
100
                 rom[89] = 8'd21; //ADD
101
                 rom[90] = 8'd19; //MVACR4
102
                 rom[91] = 8'd27; //INCR3
rom[92] = 8'd12; //MOVR3
103
104
                 rom[93] = 8'd7; //MVACAR
105
                 rom[94] = 8'd4; //LDAC
106
                 rom[95] = 8'd15; //MVACR
107
                 rom[96] = 8'd13; //MOVR4
108
                rom[97] = 8'd21; //ADD
rom[98] = 8'd24; //DIV16
109
110
                 rom[99] = 8'd19; //MVACR4
111
                 rom[100] = 8'd14; //MOVR5
rom[101] = 8'd7; //MVACAR
112
113
                 rom[102] = 8'd13; //MOVR4
114
                 rom[103] = 8'd6; //STAC
rom[104] = 8'd26; //INCR2
115
116
                 rom[105] = 8'd26; //INCR2
rom[106] = 8'd29; //INCR5
117
118
                 rom[107] = 8'd11; //MOVR2
119
                 rom[108] = 8'd15; //MVACR
rom[109] = 8'd8; //CLAC
120
121
                 rom[110] = 8'd35; //ADDM
122
                 rom[111] = 8'd253; //"253"
rom[112] = 8'd39; //SUB
123
124
                 rom[113] = 8'd31; //JPNZ
125
                 rom[114] = 8'd10; //"10"
rom[115] = 8'd8; //CLAC
126
127
                rom[116] = 8'd17; //MVACR2
rom[117] = 8'd26; //INCR2
rom[118] = 8'd25; //INCR1
128
129
130
                 rom[119] = 8'd25; //INCR1
131
                 rom[120] = 8'd10; //MOVR1
rom[121] = 8'd15; //MVACR
132
133
                 rom[122] = 8'd8; //CLAC
134
                 rom[123] = 8'd35; //ADDM
135
                 rom[124] = 8'd253; //"253"
136
                 rom[125] = 8'd39; //SUB
rom[126] = 8'd31; //JPNZ
137
138
                 rom[127] = 8'd10; //"10"
139
                 rom[128] = 8'd38; //END
rom[129] = 8'd3; //NOP
140
141
           end
142
143
      endmodule
```

#### 8.2.9 IR

```
itimescale 1ns / 1ps
module IR(

input [7:0] i_in,
input fetch,
input clk,
output reg [7:0] i_out

);
```

```
always@ (posedge clk)
12
   begin
13
       if (fetch)
14
       begin
           i_out <= i_in;
15
       end
16
17
   end
18
   endmodule
19
```

## 8.2.10 PC

```
`timescale 1ns / 1ps
    module PC(
2
        input [7:0] data_in,
input load,
input inc,
3
4
5
        input clk,
        output reg [7:0] data_out =0
8
9
    always @(posedge clk)
10
11
    begin
        if(load )
12
        begin
13
            data_out <= data_in[7:0];</pre>
14
        end
15
16
17
        else if(inc)
        begin
18
            data_out <= data_out + 8'd1;</pre>
19
        end
20
    end
21
22
    endmodule
```

## 8.2.11 Processor

```
`timescale 1ns / 1ps
     module processor(
2
          input clock,
3
          input enable,
4
          input [7:0] dram_out,
input [7:0] irom_out,
5
6
         output [15:0] address,
output [7:0] dram_in,
output finish,
7
8
9
         output write,
output wire [7:0] acout,
output wire [7:0] pc_w
10
11
12
          );
13
14
15
     wire fetch,z,clk;
    wire[3:0] op,b_sel;
wire[7:0] inc,ir_w;
16
17
    wire[8:0] wr_select;
wire[15:0] b_bus,c_bus;
wire [15:0] r_w,r1_w,r2_w,r3_w,r4_w,r5_w,ac_w;
18
19
20
21
    assign dram_in = c_bus[7:0];
22
    assign acout = ac_w [7:0];
24
    clock_divider clock_divider2(
25
    .clock(clock),
26
27
     .enable(enable),
    .finish(finish),
```

```
.clk(clk)
30
31
    reg_16bit AC(
32
    .load(wr_select[0] ),
33
    .inc(inc[0]),
34
    .clk(clk),
35
    .data_in(c_bus),
36
    .data_out(ac_w)
37
38
    reg_16bit R(
40
    .load(wr_select[1]),
41
    .inc(inc[1]),
    .clk(clk),
.data_in(c_bus),
43
44
45
    .data_out(r_w)
46
    );
47
    reg_16bit R1(
48
    .load(wr_select[2]),
49
    .inc(inc[2]),
50
    .clk(clk),
51
    .data_in(c_bus),
52
53
    .data_out(r1_w)
54
    );
55
    reg_16bit R2(
56
57
    .load(wr_select[3]),
    .inc(inc[3]),
58
    .clk(clk),
59
60
    .data_in(c_bus),
    .data_out(r2_w)
61
62
    );
63
    reg_16bit R3(
    .load(wr_select[4]),
.inc(inc[4]),
65
66
    .clk(clk),
67
    .data_in(c_bus),
68
    .data_out(r3_w)
69
70
71
    reg_16bit R4(
    .load(wr_select[5]),
.inc(inc[5]),
73
74
    .clk(clk),
    .data_in(c_bus),
76
    .data_out(r4_w)
77
78
79
80
    reg_16bit R5(
    .load(wr_select[6]),
81
    .inc(inc[6]),
82
    .clk(clk),
.data_in(c_bus),
83
84
    .data_out(r5_w)
85
    AR Address_Register(
88
    .load(wr_select[7]),
89
    .clk(clk),
    .data_in(c_bus),
91
    .data_out(address)
92
93
    PC Program_Counter(
95
    .data_in(c_bus[7:0]),
96
    .clk(clk),
97
    .load(wr_select[8]),
.inc(inc[7]),
98
99
    .data_out(pc_w)
100
101
    );
102
```

```
IR Instruction_Register(
103
104
     .i_in(irom_out),
     .fetch(fetch),
105
     .clk(clk),
106
107
     .i_out(ir_w)
108
109
    ALU ALU(
110
     .a_bus(ac_w),
111
     .b_bus(b_bus),
112
    .op_code(op),
113
     .c_bus(c_bus),
114
115
     .z_{flag}(z)
116
117
    Register_MUX mux(
118
119
    . M(dram_out),
     . PC(pc_w),
120
    . IR(ir_w),
121
    . R(r_w),
122
123
    . R1(r1_w),
    . R2(r2_w),
124
    . R3(r3_w),
125
126
    R4(r4_w),
    . R5(r5_w),
127
    . AC(ac_w),
128
129
    . B_ctrl(b_sel);
130
    . Mux_out(b_bus)
131
    );
132
    Control_Unit CU(
133
134
    .i_clock(clk),
    .instruction(ir_w),
135
136
     .z(z),
137
     .Mem_write(write),
    .IR_enable(fetch),
138
     .read_enable(b_sel),
139
140
     .write_enable(wr_select),
    .alu_op(op),
.inc_enable(inc),
141
142
     .finish(finish)
143
144
    );
145
146
    endmodule
147
```

# **8.2.12 16 bit Register**

```
`timescale 1ns / 1ps
    module reg_16bit(
2
3
        input load,
input inc,
input clk,
5
6
        input [15:0] data_in,
7
        output reg [15:0] data_out=0
8
        );
10
11
    always @(posedge clk)
12
13
    begin
        if (load)
14
        begin
15
           data_out <= data_in;
16
        end
17
18
        if (inc)
19
20
        begin
            data_out <= data_out + 16'b1;
21
22
```

```
23 | end
24 | endmodule
```

# 8.2.13 Register Mux

```
`timescale 1ns / 1ps
2
    module Register_MUX(
        input [7:0] M,
input [7:0] PC,
input [7:0] IR,
input [15:0] R,
3
4
5
6
        input [15:0] R1,
input [15:0] R2,
input [15:0] R3,
7
         input [15:0] R4,
input [15:0] R5,
10
11
12
         input [15:0] AC,
         input [3:0] B_ctrl,
13
         output reg [15:0] Mux_out
14
15
16
         always@ (B_ctrl or M or PC or R or R1 or R2 or R3 or R4 or R5 or AC or IR)
17
18
19
         begin
20
             case(B_ctrl)
                  4'b0000: Mux_out <= {8'b0, M};
21
                  4'b0001: Mux_out <= AC;
22
                  4'b0010: Mux_out <= {8'b0,PC};
4'b0011: Mux_out <= R;
23
24
                  4'b0100: Mux_out <= R1;
25
26
                  4'b0101: Mux_out <= R2;
                  4'b0110: Mux_out <= R3;
27
                  4'b0111: Mux_out <= R4;
28
                  4'b1000: Mux_out <= R5;
29
                  4'b1001: Mux_out <= {8'b0, IR};
30
31
              endcase
         end
32
    endmodule
```

# **8.2.14 Top Module**

```
`timescale 1ns / 1ps
   module top_module()
2
       input clock,
4
       input serial_in,
       input transmit,
       output wire serial_out,
       output wire finish_out,
       output wire [7:0] ac_w
9
10
       );
11
12
13
       wire receive_finish,clk ;
14
       wire wr_uart, wr_processor, write, uart_status;
       wire [7:0] uart, processor, dram_in, pc, irom_out_p, dram_out_p, uartTX, dram_out, uart_tx;
15
       wire [15:0] addr_uart, addr_processor, dram_address;
16
17
       wire enable =1'b1;
19
       wire finish = 1'b0;
20
       clock_divider clock_divider1(
21
22
       .clock(clock),
       .enable(enable),
       .finish(finish),
24
       .clk(clk));
25
```

```
26
27
       processor Processor(
        .clock(clock),
28
        .enable(receive_finish),
29
30
        .irom_out(irom_out_p),
        .dram_out(dram_out_p),
31
        .finish(finish_out),
32
33
        .dram_in(processor),
        .address(addr_processor),
34
        .write(wr_processor),
35
        .pc_w(pc),
36
        .acout(ac_w));
37
38
       Data_Ram DRam(
39
        .clock(clk),
40
41
        .write(write),
        .data_in(dram_in),
42
        .address(dram_address),
43
        .data_out(dram_out));
44
45
       Instruction_Rom Irom2(
46
47
        .clock(clk),
        .address(pc),
48
49
        .i_out(irom_out_p));
50
       DRam_in_select dramin_sel(
51
        .uart(uart),
52
53
        .processor(processor),
        .addr_uart(addr_uart),
54
        .addr_processor(addr_processor),
55
56
        .wr_uart(~receive_finish),
        .wr_processor(wr_processor),
.select(uart_status),
57
58
59
        .dram_in(dram_in),
60
        .dram_address(dram_address),
        .write(write));
61
62
63
       DRam_out_select dramout_sel(
        .DRam_out(dram_out),
64
        .select(transmit),
65
        .processor(dram_out_p),
66
67
        .uart(uart_tx));
68
       uart UART(
69
        .Clock(clk),
70
71
        .i_Serial(serial_in),
        .tx_enable(transmit),
72
        .dram_out(uart_tx),
73
        .rx_finish(receive_finish),
74
75
        .uart_active(uart_status),
76
        .o_Serial(serial_out),
        .dram_in(uart),
77
78
        .dram_addr(addr_uart)
79
   endmodule
```

## 8.2.15 UART Rx

Inspired by (https://nandland.com/, 2022),

```
timescale 1ns / 1ps
module uart_rx

#(parameter CLKS_PER_BIT=26)

(
input i_Clock,
input i_Rx_Serial,
input i_Rx_reset,
output o_Rx_DV,
output [7:0] o_Rx_Byte
```

```
10
11
        );
        parameter s_IDLE = 3'b000;
13
        parameter s_RX_START_BIT = 3'b001;
14
        parameter s_RX_DATA_BITS = 3'b010;
parameter s_RX_STOP_BIT = 3'b011;
parameter s_CLEANUP = 3'b100;
15
16
17
18
19
20
        reg r_Rx_Data_R = 1'b1;
        reg r_Rx_Data = 1'b1;
21
22
        reg [7:0] r_Clock_Count = 0;
23
        reg [2:0] r_Bit_Index = 0;
24
25
        reg [7:0] r_Rx_Byte = 0;
        reg r_Rx_DV = 0;
26
        reg [2:0] r_SM_Main = 0;
reg [7:0] a=0;
27
28
29
30
         always @(posedge i_Clock)
31
        begin
             r_Rx_Data_R <= i_Rx_Serial;
32
             r_Rx_Data <= r_Rx_Data_R;
33
        end
34
35
        always @(posedge i_Clock)
36
        begin
37
             case (r_SM_Main)
38
                 s_IDLE :
39
40
                 begin
                      r_Rx_DV <= 1'b0;
41
42
                      r_Clock_Count <= 0;
43
                      r_Bit_Index <= 0;
                          if (r_Rx_Data == 1'b0)
    r_SM_Main <= s_RX_START_BIT;</pre>
44
45
                          else r_SM_Main <= s_IDLE;</pre>
46
                 end
47
48
49
                  s_RX_START_BIT :
50
                  begin
                      if (r_Clock_Count == (CLKS_PER_BIT-1)/2)
51
                      begin
52
                           if (r_Rx_Data == 1'b0)
53
54
                           begin
                              r_Clock_Count <= 0;
55
                               r_SM_Main <= s_RX_DATA_BITS;
56
57
58
                           else r_SM_Main <= s_IDLE;</pre>
59
                      end
60
                      else
61
62
                      begin
                          r_Clock_Count <= r_Clock_Count + 1;
r_SM_Main <= s_RX_START_BIT;
63
65
66
67
68
                 s_RX_DATA_BITS :
69
70
                  begin
                      if (r_Clock_Count < CLKS_PER_BIT/2-1)</pre>
71
                      begin
72
                          r_Clock_Count <= r_Clock_Count + 1;
r_SM_Main <= s_RX_DATA_BITS;
73
74
75
76
                      else if (r_Clock_Count == CLKS_PER_BIT/2)
77
78
                      begin
79
                          r_Clock_Count <= r_Clock_Count + 1;
                          r_Rx_Byte[r_Bit_Index] <= r_Rx_Data;
80
81
82
                      else if (r_Clock_Count < CLKS_PER_BIT-1)</pre>
83
84
                      begin
                          r_Clock_Count <= r_Clock_Count + 1;</pre>
                          r_SM_Main <= s_RX_DATA_BITS;
86
```

```
end
87
88
89
                        else
90
91
                                 r_Clock_Count <= 0;
                                 r_Rx_Byte[r_Bit_Index] <= r_Rx_Data;</pre>
92
93
                                 if (r_Bit_Index < 7)</pre>
94
95
                                 begin
                                      r_Bit_Index <= r_Bit_Index+ 1;</pre>
97
                                      r_SM_Main <= s_RX_DATA_BITS;
98
99
                                 else
100
101
                                 begin
                                      r_Bit_Index <= 0;
r_SM_Main <= s_RX_STOP_BIT;
102
103
                                 end
104
105
106
107
                   s_RX_STOP_BIT :
108
                   begin
109
                        if (r_Clock_Count < CLKS_PER_BIT-1)</pre>
110
111
                        begin
                            r_Clock_Count <= r_Clock_Count + 1;
r_SM_Main <= s_RX_STOP_BIT;
112
113
                        end
114
                        else
115
116
                        begin
                            r_Rx_DV <= 1;
r_Clock_Count <= 0;
117
118
                            r_SM_Main <= s_CLEANUP;
119
                        end
120
                   end
121
122
123
                   s_CLEANUP :
                   begin
124
                       r_SM_Main <= s_IDLE;
r_Rx_DV <= 0;
125
126
                   end
127
128
129
                   default :
    r_SM_Main <= s_IDLE;</pre>
               endcase
131
132
133
               if (i_Rx_reset == 1'b1)
              r_Rx_Byte <=0;
134
135
136
          end
137
138
139
          assign o_Rx_DV = r_Rx_DV;
          assign o_Rx_Byte = r_Rx_Byte;
140
141
     endmodule
142
```

# 8.2.16 UART Tx

```
`timescale 1ns / 1ps
2
    module uart_tx
         #(parameter CLKS_PER_BIT=26)
3
4
         input i_Clock,
input i_Tx_DV,
input [7:0] i_Tx_Byte,
5
6
7
         output o_Tx_Active,
         output reg o_Tx_Serial,
output o_Tx_Done
10
11
12
        //assign o_Tx_Serial = 1;
13
```

```
parameter s_IDLE = 3'b000;
14
         parameter s_TX_START_BIT = 3'b001;
parameter s_TX_DATA_BITS = 3'b010;
15
16
         parameter s_TX_STOP_BIT = 3'b011;
17
         parameter s_CLEANUP = 3'b100;
18
19
         reg [2:0] r_SM_Main = 0;
20
         reg [7:0] r_Clock_Count = 0;
21
22
         reg [2:0] r_Bit_Index = 0;
        reg [7:0] r_Tx_Data = 0;
reg r_Tx_Done = 1'b0;
reg r_Tx_Active = 0;
23
24
25
26
27
         always @(posedge i_Clock)
28
         begin
             case (r SM Main)
29
                  s_IDLE :
30
31
                  begin
                       o_Tx_Serial <= 1'b1;
32
                       r_Tx_Done <= 1'b0;
33
34
                       r_Clock_Count <= 0;
                       r_Bit_Index <= 0;
35
                       if (i_Tx_DV == 1'b1)
36
37
                       begin
                           r_Tx_Active <= 1'b1;
r_Tx_Data <= i_Tx_Byte;
r_SM_Main <= s_TX_START_BIT;
38
39
40
41
                       end
42
                       else
                           r_SM_Main <= s_IDLE;
43
                  end
44
45
                  s_TX_START_BIT :
46
47
                  begin
                       o_Tx_Serial <= 1'b0;
48
                       if (r_Clock_Count < CLKS_PER_BIT-1)</pre>
49
50
                       begin
                           r_Clock_Count <= r_Clock_Count + 1;
r_SM_Main <= s_TX_START_BIT;</pre>
51
52
                       end
53
54
55
                       begin r_Clock_Count <= 0;</pre>
56
57
                       r_SM_Main <= s_TX_DATA_BITS;
58
                  end
59
60
                  s_TX_DATA_BITS :
61
62
                       begin
63
                           o_Tx_Serial <= r_Tx_Data[r_Bit_Index];</pre>
                            if (r_Clock_Count < CLKS_PER_BIT-1)</pre>
64
                            begin
65
                                r_Clock_Count <= r_Clock_Count + 1;</pre>
66
                                r_SM_Main <= s_TX_DATA_BITS;
67
                           end
68
69
70
                            else
71
                            begin
72
                                r_Clock_Count <= 0;
73
                                if (r_Bit_Index < 7)</pre>
                                begin
74
                                     r_Bit_Index <= r_Bit_Index +1;
r_SM_Main <= s_TX_DATA_BITS;</pre>
75
76
                                end
77
78
79
                                else
80
                                begin
81
                                     r_Bit_Index <= 0;
                                     r_SM_Main <= s_TX_STOP_BIT;
82
                                end
83
                           end
84
                       end
85
86
87
                  s_TX_STOP_BIT :
                  begin
89
                       o_Tx_Serial <= 1'b1;
                       if (r_Clock_Count < CLKS_PER_BIT-1)</pre>
90
```

```
begin
91
                             r_Clock_Count <= r_Clock_Count + 1;
r_SM_Main <= s_TX_STOP_BIT;</pre>
92
93
94
95
                         else
96
                         begin
97
                             r_Tx_Done <= 1'b1;
98
                             r_Clock_Count <= 0;
r_SM_Main <= s_CLEANUP;
r_Tx_Active <= 1'b0;
99
100
101
                        end
102
103
                    end
104
                    s_CLEANUP :
105
                    begin
106
                        r_Tx_Done <= 1'b1;
107
                        r_SM_Main <= s_IDLE;
108
109
110
                    default :
112
                    r_SM_Main <= s_IDLE;
113
               endcase
114
115
          end
116
117
118
          assign o_Tx_Active = r_Tx_Active;
          assign o_Tx_Done = r_Tx_Done;
119
     endmodule
121
```

#### 8.2.17 UART

```
`timescale 1ns / 1ps
     module uart(
2
          input Clock,
3
          input i_Serial;
4
          input tx_enable,
input [7:0] dram_out,
5
6
          output reg rx_finish,
output reg uart_active,
output o_Serial,
output reg [7:0] dram_in,
output [15:0] dram_addr
7
8
9
10
11
     );
12
13
          parameter Rx_Active=3'b000;
parameter Rx_Done=3'b001;
14
15
          parameter Tx_Active=3'b010;
parameter Tx_Done=3'b011;
16
17
18
          wire data_valid;
wire [7:0] data_in;
19
20
          wire [7:0] data_out;
21
          wire tx_done;
22
23
          reg [2:0]state=Rx_Active;
reg [15:0] address=16'd0;
reg tx_dv=1'b0;
24
25
26
          reg addr_inc=0;
27
          reg [7:0] add_inc=0;
28
29
          uart_rx #(.CLKS_PER_BIT(26))RX
30
           (.i_Clock(clock),
31
32
           .i_Rx_Serial(i_Serial),
           .i_Rx_reset(1'b0),
33
           .o_Rx_DV(data_valid)
34
           .o_Rx_Byte(data_in) );
35
36
37
          uart_tx #(.CLKS_PER_BIT(26))TX
          (.i_Clock(clock),
38
```

```
.i_Tx_DV(tx_dv),
39
40
         .i_Tx_Byte(dram_out),
         .o_Tx_Serial(o_Serial),
41
         .o_Tx_Done(tx_done) );
42
43
44
         initial
45
         begin
             rx_finish=0;
46
47
             uart_active=0;
48
49
         always @(posedge clock)
50
51
         begin
52
             case (state)
                 Rx_Active:
53
                 begin
54
                      if (address<16'd65535 && data_valid==1)</pre>
55
                      begin
56
                          dram_in<=data_in;</pre>
57
58
                          addr_inc<=1;
59
                      end
60
                      else if(address<16'd65535 && addr_inc==1)</pre>
61
                      begin
62
                          address<=address+16'd1;
63
64
                          addr_inc<=0;
                      end
65
66
67
                      else if(address==16'd65535 && data_valid==1)
                      begin
68
                          dram_in<=data_in;
state<=Rx_Done;
address<=16'd0;</pre>
69
70
71
72
                      end
                 end
73
74
75
                 Rx_Done:
                      begin
76
                          rx_finish<=1;
77
                          uart_active<=1;</pre>
78
                           if (tx_enable==1)
79
80
                           begin
81
                               state<=Tx_Active;
82
                               address<=16'd0;
                               uart_active<=0;</pre>
83
                          end
84
                      end
85
86
                 Tx_Active:
87
88
                  begin
89
                      if (address<=16'd65535 && tx_dv==1'b0)</pre>
                      begin
90
91
                          tx_dv<=1'b1;
                      end
92
93
                      else if(address<16'd65535 && tx_done==1'b1)</pre>
94
95
                      begin
96
                          tx_dv<=1'b0; address<=address+16'd1;</pre>
98
                      else if (address==16'd65535 && tx_done==1'b1)
99
100
                      begin
                          state<=Tx_Done;
101
                      end
102
103
                 end
104
                  Tx_Done:
105
                      begin
106
                          tx_dv<=1'b0;
address<=16'd0;
107
108
                          rx_finish<=1'b0;
109
                      end
110
111
             endcase
112
113
         assign dram_addr=address;
114
115
```

116 | endmodule

### 8.3 Test-bench codes

### 8.3.1 ALU\_tb

```
module ALU_tb();
       reg [15:0] a_bus;
reg [15:0] b_bus;
2
3
       reg [3:0] op_code;
wire [15:0] c_bus;
4
5
        wire z_flag;
6
7
       ALU dut(.a_bus(a_bus), .b_bus(b_bus), .c_bus(c_bus), .op_code(op_code), .z_flag(z_flag));
8
       //Clock
9
10
       //always begin
       // clk = 1; #10; clk = 0; #10;
11
       //end
12
13
       //Test Case 01
14
15
       initial begin
            //a_bus = 16'd6; b_bus = 16'd5; op_code = 4'b0000;
16
17
            //$display("Expected output: %d, actual output: %d",100, data_in);
18
            a_bus = 16'd6; b_bus = 16'd6; op_code = 4'b0001;
19
           #100;
20
           a_bus = 16'd6; b_bus = 16'd5; op_code = 4'b0111; #50;
21
22
            a_bus = 16'd6; b_bus = 16'd5; op_code = 4'b1000;
23
24
            #50;
25
            a_bus = 16'd6; b_bus = 16'd5; op_code = 4'b1001;
26
            #50;
27
            $finish;
       end
28
29
30
   endmodule //alu_TB
```

### 8.3.2 AR\_tb

```
module AR_tb();
       reg load;
2
       reg clk;
3
       reg [15:0] data_in;
4
       wire [15:0] data_out;
5
6
       AR dut(.clk(clk), ..load(load), .data_in(data_in), ..data_out(data_out));
7
       //Clock
8
9
       always begin
           clk = 1; #10; clk = 0; #10;
10
11
       end
12
        //Test Case 01
13
       initial begin
14
           load = 1; data_in = 8'd100;
15
           #50;
16
           load = 0; data_in = 8'd120;
17
18
           #50;
           load = 1;
19
           #50;
20
           $finish;
21
       end
22
23
```

25 | endmodule //AR\_TB

### 8.3.3 Clock\_Divider\_tb

```
`timescale 1ns / 1ps
   module clock_divider_tb();
       reg enable;
reg finish;
3
4
       reg clock;
wire clk;
5
6
7
       clock_divider dut(.clock(clock), .enable(enable), .finish(finish), .clk(clk));
8
       //Clock
       always begin
10
           clock = 1; #10; clock = 0; #10;
11
12
13
        //Test Case 01
15
        initial begin
            enable = 1; finish = 0;
16
            #1100;
17
            enable = 1; finish = 1;
18
            #1100;
19
            enable = 0; finish = 1;
20
21
            #1100;
22
            //$finish;
23
24
25
   endmodule //clock_divider_TB
```

#### 8.3.4 Control\_Unit\_tb

```
module Control_Unit_tb();
         reg i_clock;
2
         reg [7:0] instruction;
3
         reg z;
wire Mem_write;
wire IR_enable;
4
5
6
7
         wire finish;
         wire [3:0] read_enable;
wire [8:0] write_enable;
         wire [3:0] alu_op;
wire [7:0] inc_enable;
10
11
12
         \label{lem:control_Unit_dut(.i_clock(i_clock), .instruction(instruction), .z(z), .Mem_write(Mem_write), .IR_enable(IR_enable), .finish(finish), .read_enable(read_enable), ...}
13
               .write_enable(write_enable), ...alu_op(alu_op), ...inc_enable(inc_enable));
         //Clock
14
         always begin
15
              i_clock = 1; #10; i_clock = 0; #10;
16
17
18
         //Test Case 01
19
         initial begin
              instruction = 8'd21; z = 0;
21
    //
                $display("Expected output: %d, actual output: %d",100, data_in);
22
              #100;
23
              instruction = 8'd20; z = 0;
24
25
              #100;
26
              instruction = 8'd25; z = 1;
27
              #100;
              $finish;
28
         end
29
30
31
```

# 8.3.5 DRAM\_in\_select\_tb

```
module DRam_in_select_tb();
1
2
3
       reg [7:0] uart;
      reg [7:0] processor;
reg [15:0] addr_uart;
4
5
       reg [15:0] addr_processor;
       reg wr_uart;
       reg wr_processor;
       reg select;
       wire [7:0] dram_in;
wire [15:0] dram_address;
10
11
12
       wire write;
13
      14
           .select(select), .dram_in(dram_in), .dram_address(dram_address), .write(write));
15
       //always begin
16
        // clk = 1; #10; clk = 0; #10;
17
       //end
18
19
       //Test Case 01
20
       initial begin
21
          uart = 8'd120; select = 1; processor = 8'd100; addr_uart = 16'd110; addr_processor =
22
              16'd130; wr_uart= 0; wr_processor = 1;
            $display("Expected output: %d, actual output: %d",100, data_in);
23
24
          #50;
          uart = 8'd120; select = 0; processor = 8'd100; addr_uart = 16'd110; addr_processor =
25
              16'd130; wr_uart= 0; wr_processor = 1;
          #50;
26
          $finish;
27
28
       end
29
30
   endmodule //DRam_out_TB
31
```

#### 8.3.6 DRAM out select tb

```
module DRam_out_tb();
       reg [7:0] DRam_out;
2
3
       reg select;
       wire [7:0] processor;
       wire [7:0] uart;
5
6
       DRam_out_select dut(.DRam_out(DRam_out), .select(select), .processor(processor), .uart(uart));
7
       //Clock
       //always begin
9
         // clk = 1; #10; clk = 0; #10;
10
       //end
11
       //Test Case 01
13
       initial begin
14
           DRam_out = 8'd120; select = 1;
15
             $display("Expected output: %d, actual output: %d",100, data_in);
16
           #50;
17
18
           select = 0; DRam_out = 8'd100;
           #50;
19
           $finish;
20
       end
21
22
23
   endmodule //DRam_out_TB
```

#### **8.3.7 DRAM\_tb**

```
`timescale 1ns / 1ps
2
    module Data_Ram_tb();
       reg clock;
3
       reg write;
reg [15:0] address;
4
5
        reg [7:0] data_in;
6
        wire [7:0] data_out;
8
       Data_Ram dut(.clock(clock), .write(write), .data_in(data_in), .address(address),
9
            .data_out(data_out));
        //Clock
10
       always begin
11
           clock = 1; #10; clock = 0; #10;
12
13
14
        //Test Case 01
15
       initial begin
16
17
           write = 1; address = 16'd120; data_in = 8'd100;
           #50;
18
           write = 0; address = 16'd120; data_in = 8'd110;
19
           #50;
20
           write = 1;
21
           #50;
22
           write = 0;
23
24
           #50;
25
           $finish;
       end
26
27
28
   endmodule //Data_Ram_TB
```

### 8.3.8 Instruction\_Rom\_tb

```
module Instruction_Rom_tb();
       reg clock;
reg [7:0] address;
wire [7:0] i_out;
2
3
4
5
        Instruction_Rom dut(.clock(clock), .address(address), .i_out(i_out));
6
        //Clock
        always begin
8
            clock = 1; #10; clock = 0; #10;
9
10
11
12
        //Test Case 01
13
        initial begin
            address = 8'd100;
14
    //
              $display("Expected output: %d, actual output: %d",100, data_in);
15
            #50;
16
17
            address = 8'd70;
18
            #50;
19
            address = 8'd110;
            #50;
20
            $finish;
21
22
        end
23
24
   endmodule //Instruction_Rom_TB
```

# 8.3.9 IR\_tb

```
module IR_tb();
reg fetch;
```

```
reg clk;
reg [7:0] i_in;
3
4
       wire [7:0] i_out;
5
6
       IR dut(.clk(clk), .fetch(fetch), .i_in(i_in), .i_out(i_out));
7
       //Clock
       always begin
          clk = 1; #10; clk = 0; #10;
10
11
12
        //Test Case 01
13
14
       initial begin
           fetch = 0; i_in = 8'd100;
15
16
    11
             $display("Expected output: %d, actual output: %d",100, data_in);
17
           fetch = 1;
18
           #50;
19
20
           $finish;
21
       end
22
23
   endmodule //IR_TB
```

### 8.3.10 PC\_tb

```
module PC_tb();
2
       reg load;
       reg inc;
4
       reg clk;
       reg [7:0] data_in;
5
       wire [7:0] data_out;
6
7
       PC dut(.clk(clk), ..load(load), .inc(inc), ..data_in(data_in), ..data_out(data_out));
       //Clock
9
       always begin
10
           clk = 1; #10; clk = 0; #10;
11
12
13
       //Test Case 01
14
       initial begin
15
           load = 1; inc = 1; data_in = 8'd100;
16
             $display("Expected output: %d, actual output: %d",100, data_in);
   //
17
           #50;
18
           load = 1; inc = 0; data_in = 8'd120;
19
20
           #50;
           load = 0; inc = 0;
21
           #50;
23
           load = 0; inc = 1;
           #50;
24
           load = 1; inc = 1;
25
           #50;
26
           $finish;
27
28
       end
30
   endmodule //PC_TB
```

#### 8.3.11 Processor\_tb

```
module processor_tb();
reg clock;
reg enable;
reg [7:0] dram_out;
reg [7:0] irom_out;
wire [15:0] address;
wire [7:0] dram_in;
```

```
wire finish;
8
9
        wire write;
        wire [7:0] acout;
10
        wire [7:0] pc_w;
11
12
        processor dut(.clock(clock), .enable(enable), .dram_out(dram_out), .irom_out(irom_out);
13
             .address(address), .dram_in(dram_in), .finish(finish), .write(write), .acout(acout),
             .pc_w(pc_w));
        //Clock
14
15
        always begin
            clock = 1; #10; clock = 0; #10;
16
17
18
        //Test Case 01
19
        initial begin
20
            dram_out = 8'd21; enable = 1; irom_out = 8'd25;
    $display("Expected output: %d, actual output: %d",100, data_in);
21
22
23
            dram_out = 8'd21; enable = 0; irom_out = 8'd25;
24
25
            dram_out = 8'd21; enable = 1;
26
            #50;
27
28
            $finish;
29
        end
30
31
   endmodule //processor_TB
32
```

#### **8.3.12 16\_bit\_register\_tb**

```
`timescale 1ns / 1ps
2
   module reg_16bit_tb();
       reg load;
reg inc;
       reg clk;
       reg [15:0] data_in;
6
7
       wire [15:0] data_out;
       reg_16bit dut(.clk(clk), .load(load), .inc(inc), .data_in(data_in), .data_out(data_out));
       //Clock
10
       always begin
11
           clk = 1; #10; clk = 0; #10;
12
       end
13
14
        //Test Case 01
15
       initial begin
16
           load = 0; inc = 0; data_in = 8'd100;
17
             $display("Expected output: %d, actual output: %d",100, data_in);
   //
18
           #50;
19
20
           load = 1; inc = 0;
21
           #50;
           load = 1; inc = 1;
           #50;
23
           load = 0; inc = 1;
24
           #50;
25
           load = 1; inc = 0;
26
           #50;
27
28
           $finish;
29
30
31
   endmodule //reg_16_bit_TB
```

#### 8.3.13 Register\_Mux\_tb

```
module Register_MUX_tb();
```

```
reg [7:0] M;
reg [7:0] PC;
 2
 3
                            reg [7:0] IR;
 4
                           reg [15:0] R;
reg [15:0] R1;
 5
                            reg [15:0] R2;
                           reg [15:0] R3;
reg [15:0] R4;
 8
  Q
                            reg [15:0] R5;
 10
                           reg [15:0] AC;
reg [3:0] B_ctrl;
11
12
                            wire [15:0] Mux_out;
13
14
                            Register_MUX dut(.M(M), .PC(PC), .IR(IR), .R(R), .R1(R1), .R2(R2), .R3(R3), .R4(R4), .R5(R5),
15
                                             .AC(AC), .B_ctrl(B_ctrl), .Mux_out(Mux_out));
                             //Clock
                            //always begin
17
                                   // clk = 1; #10; clk = 0; #10;
18
                            //end
19
20
                             //Test Case 01
21
                            initial begin

M = 0; PC = 0; IR = 0; R = 0; R1 = 0; R2 =0 ; R3 = 0; R4 = 0; R5 = 0; AC = 16'd100; B_ctrl = 0; PC = 0; IR = 0; R5 = 0; AC = 16'd100; B_ctrl = 0; R5 = 0; AC = 16'd100; B_ctrl = 0; AC = 16'd100; AC = 16'd100; B_ctrl = 0; AC = 16'd100; B_c
22
23
24
                                          M = 0; PC = 0; IR = 8'd110; R = 0; R1 = 0; R2 = 0; R3 = 0; R4 = 16'b0111; R5 = 0; AC = 0; B_ctrl
25
                                                           = 4'b1001;// $display("Expected output: %d, actual output: %d",100, data_in);
                                           #50;
26
                                          $finish;
27
                            end
28
29
30
              endmodule //Register_MUX_TB
```

#### 8.3.14 Top\_Module\_tb

```
module top_module_tb();
       reg clock;
reg serial_in;
2
3
4
       reg transmit;
       wire serial_out;
       wire finish_out;
       wire [7:0] ac_w;
7
9
       top_module dut(.clock(clock), .serial_in(serial_in), .transmit(transmit),
10
            .serial_out(serial_out), .finish_out(finish_out), .ac_w(ac_w));
       //Clock
11
       always begin
12
           clock = 1; #10; clock = 0; #10;
13
14
15
16
        //Test Cases - Experimental
17
       initial begin
           serial_in = 0; transmit = 1;
18
             $display("Expected output: %d, actual output: %d",100, data_in);
   11
19
           #500;
20
21
           serial_in = 1; transmit = 1;
           #500;
23
           serial_in = 0; transmit = 0;
24
           #50;
           $finish;
25
       end
26
27
28
   endmodule //top_module_TB
```

### 8.3.15 UART tb

```
`timescale 1ns/10ps
2
    //`include "uart_tx.v"
3
    //`include "uart_rx.v"
4
    module uart_tb ();
       // Testbench uses a 10 MHz clock
8
       // Want to interface to 115200 baud UART
9
      // want to interface to 113200 band that

// 10000000 / 115200 = 87 Clocks Per Bit.

parameter c_CLOCK_PERIOD_NS = 100;

parameter c_CLKS_PER_BIT = 87;

parameter c_BIT_PERIOD = 8600;
10
11
12
13
14
      reg r_Clock = 0;
reg r_Tx_DV = 0;
wire w_Tx_Done;
15
16
17
      reg [7:0] r_Tx_Byte = 0;
reg r_Rx_Serial = 1;
18
19
       wire [7:0] w_Rx_Byte;
20
21
22
      // Takes in input byte and serializes it
task UART_WRITE_BYTE;
input [7:0] i_Data;
23
24
         integer
                      ii;
26
         begin
27
28
            // Send Start Bit
29
30
           r_Rx_Serial <= 1'b0;
31
            #(c_BIT_PERIOD);
            #1000;
32
33
34
            // Send Data Byte
35
           for (ii=0; ii<8; ii=ii+1)</pre>
36
37
              begin
                r_Rx_Serial <= i_Data[ii];
38
39
                #(c_BIT_PERIOD);
40
              end
41
           // Send Stop Bit
r_Rx_Serial <= 1'b1;</pre>
42
43
           #(c_BIT_PERIOD);
44
45
           end
       endtask // UART_WRITE_BYTE
46
47
48
       uart_rx #(.CLKS_PER_BIT(c_CLKS_PER_BIT)) UART_RX_INST
49
50
         (.i_Clock(r_Clock),
51
           .i_Rx_Serial(r_Rx_Serial),
           .o_Rx_DV(),
52
53
           .o_Rx_Byte(w_Rx_Byte)
54
          );
55
       uart_tx #(.CLKS_PER_BIT(c_CLKS_PER_BIT)) UART_TX_INST
56
57
         (.i_Clock(r_Clock),
          .i_Tx_DV(r_Tx_DV),
58
           .i_Tx_Byte(r_Tx_Byte),
59
           .o_Tx_Active(),
60
           .o_Tx_Serial(),
61
           .o_Tx_Done(w_Tx_Done)
62
          );
63
64
65
         #(c_CLOCK_PERIOD_NS/2) r_Clock <= !r_Clock;</pre>
67
68
69
       // Main Testing:
70
       initial
71
72
         begin
73
```

```
// Tell UART to send a command (exercise Tx)
@(posedge r_Clock);
74
75
                     @(posedge r_Clock);
@(posedge r_Clock);
r_Tx_DV <= 1'b1;
r_Tx_Byte <= 8'hAB;
@(posedge r_Clock);
r_Tx_DV <= 1'b0;
@(posedge w_Tx_Done);</pre>
76
77
78
79
80
81
82
                      // Send a command to the UART (exercise Rx)
@(posedge r_Clock);
UART_WRITE_BYTE(8'h3F);
@(posedge r_Clock);
83
84
85
86
87
                      // Check that the correct command was received
if (w_Rx_Byte == 8'h3F)
    $display("Test Passed - Correct Byte Received");
else
    $display("Test Failed - Incorrect Byte Received");
88
89
90
91
92
93
                  end
95
        endmodule
```